

SNVS554A - JANUARY 2008 - REVISED MAY 2013

# LM2773 Low-Ripple 1.8V/1.6V Spread-Spectrum Switched Capacitor Step-Down Regulator

Check for Samples: LM2773

# FEATURES

- Low-Noise Spread Spectrum Operation
- 1.8V/1.6V Selectable Output Voltage
- 2% Output Voltage Regulation
- > 75% Efficiency in 1.8V Mode
- Very Low Output Ripple: 10mV @ 300mA
- Output Currents up to 300mA
- 2.5V to 5.5V Input Voltage Range
- Shutdown Disconnects Load from V<sub>IN</sub>
- 1.15MHz Switching Frequency
- No Inductors...Small Solution Size
- Short Circuit and Thermal Protection
- 0.5mm pitch, DSBGA-9 (1.511 × 1.511mm × 0.6mm)

# **APPLICATIONS**

- Power Supply for DSP's, Memory, and Microprocessors
- Mobile Phones and Pagers
- Digital Cameras, Portable Music Players, and Other Portable Electronic Devices

# **Typical Application Circuit**





# DESCRIPTION

The LM2773 is a switched capacitor step-down regulator that produces a selectable 1.8V or 1.6V output. It is capable of supplying loads up to 300mA. The LM2773 operates with an input voltage from 2.5V to 5.5V, accommodating 1-cell Li-lon batteries and chargers.

The LM2773 utilizes a regulated charge pump with gains of 2/3x and 1x. It has very low ripple and noise on both the input and output due to its pre-regulated 1.15MHz (typ.) switching frequency and spread spectrum operation. When output currents are low, the LM2773 automatically switches to a low-ripple PFM regulation mode to maintain high efficiency over the entire load range.

The LM2773 is available in TI's 0.5mm pitch 9-bump DSBGA.



Figure 2. LM2773 Efficiency vs. Low-Dropout Linear Regulator (LDO) Efficiency

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



#### **Connection Diagram**



#### 9-Bump DSBGA See Package Number YZR0009 0.5mm Pitch 1.511mm x 1.511mm x 0.6mm

#### **PIN DESCRIPTIONS**

| Pin # | Name             | Description                                                                                  |
|-------|------------------|----------------------------------------------------------------------------------------------|
| A1    | C2-              | Flying Capacitor 2: Negative Terminal                                                        |
| A2    | V <sub>OUT</sub> | Output Voltage                                                                               |
| A3    | C1+              | Flying Capacitor 1: Positive Terminal                                                        |
| B1    | GND              | Ground                                                                                       |
| B2    | EN               | Device Enable. Logic HIGH: Enabled, Logic LOW: Shutdown.                                     |
| B3    | V <sub>IN</sub>  | Input Voltage. Recommended $V_{IN}$ Operating Range = 2.5V to 5.5V.                          |
| C1    | SEL              | Voltage Mode Select. Logic HIGH: V <sub>OUT</sub> = 1.6V, Logic LOW: V <sub>OUT</sub> = 1.8V |
| C2    | C1-              | Flying Capacitor 1: Negative Terminal                                                        |
| C3    | C2+              | Flying Capacitor 2: Positive Terminal                                                        |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



#### SNVS554A – JANUARY 2008 – REVISED MAY 2013

#### www.ti.com

# Absolute Maximum Ratings<sup>(1)(2)(3)</sup>

| V <sub>IN</sub> Pin Voltage                      | -0.3V to 6.0V                                |
|--------------------------------------------------|----------------------------------------------|
| EN, SEL Pin Voltage                              | -0.3V to (V <sub>IN</sub> +0.3V) w/ 6.0V max |
| Continuous Power Dissipation <sup>(4)</sup>      | Internally Limited                           |
| Junction Temperature (T <sub>J-MAX</sub> )       | 150°C                                        |
| Storage Temperature Range                        | -65°C to +150° C                             |
| Maximum Lead Temperature<br>(Soldering, 10 sec.) | 265°C                                        |
| ESD Rating <sup>(5)</sup><br>Human Body Model:   | 2.5kV                                        |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is ensured. Operating Ratings do not imply specified performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.

(3) All voltages are with respect to the potential at the GND pins.

(4) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub>=150°C (typ.) and disengages at T<sub>J</sub>=140°C (typ.).

(5) The Human body model is a 100pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin. MIL-STD-883 3015.7

## Operating Ratings<sup>(1)(2)</sup>

| Input Voltage Range                                        | 2.5V to 5.5V    |
|------------------------------------------------------------|-----------------|
| Recommended Load Current Range                             | 0mA to 300mA    |
| Junction Temperature (T <sub>J</sub> ) Range               | -30°C to +110°C |
| Ambient Temperature (T <sub>A</sub> ) Range <sup>(3)</sup> | -30°C to +85°C  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is ensured. Operating Ratings do not imply ensured performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All voltages are with respect to the potential at the GND pins.

(3) Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 110°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (θ<sub>JA</sub> × P<sub>D-MAX</sub>).

#### **Thermal Properties**

| Junction-to-Ambient Thermal                                   | 75°C/W |
|---------------------------------------------------------------|--------|
| Resistance (θ <sub>JA</sub> ), DSBGA-9 Package <sup>(1)</sup> |        |

 Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues.

# SNVS554A-JANUARY 2008-REVISED MAY 2013

# Electrical Characteristics<sup>(1)(2)</sup>

Limits in standard typeface are for  $T_J = 25^{\circ}$ C. Limits in **boldface** type apply over the full operating junction temperature range (-30°C  $\leq T_J \leq$  +110°C). Unless otherwise noted, specifications apply to the LM2773 Typical Application Circuit (pg. 1) with:  $V_{IN} = 3.6V$ ; V(EN) = 1.8V, V(SEL) = 0V,  $C_{IN} = C_1 = C_2 = 1.0\mu$ F,  $C_{OUT} = 4.7\mu$ F. <sup>(3)</sup>

| Symbol                             | Parameter                              | Condition                                                                                                                                      | Min            | Тур   | Max             | Units |
|------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----------------|-------|
|                                    | 1.8V Mode Output Voltage<br>Regulation | $2.5V \le V_{IN} \le 5.5V$<br>$0mA \le I_{OUT} \le 300mA$                                                                                      | 1.779<br>(-2%) | 1.815 | 1.851<br>(+2%)  |       |
| V <sub>OUT</sub>                   | 1.6V Mode Output Voltage<br>Regulation | $ \begin{array}{l} V(\text{SEL}) = 1.8V \\ 2.5V \leq V_{\text{IN}} \leq 5.5V \\ 0\text{mA} \leq I_{\text{OUT}} \leq 300\text{mA} \end{array} $ | 1.587<br>(−2%) | 1.619 | 1.651<br>(+2%)  | V     |
| V <sub>OUT</sub> /I <sub>OUT</sub> | Output Load Regulation                 | $0mA \le I_{OUT} \le 300mA$                                                                                                                    |                | 0.15  |                 | mV/mA |
| V <sub>OUT</sub> /V <sub>IN</sub>  | Output Line Regulation                 |                                                                                                                                                |                | 0.3   |                 | %/V   |
| E                                  | Power Efficiency                       | I <sub>OUT</sub> = 300mA                                                                                                                       |                | 75    |                 | %     |
| l <sub>Q</sub>                     | Quiescent Supply Current               | $I_{OUT} = 0mA$<br>See <sup>(4)</sup>                                                                                                          |                | 48    | 55              | μA    |
| V <sub>R</sub>                     | Fixed Frequency Output Ripple          | I <sub>OUT</sub> = 300mA                                                                                                                       |                | 10    |                 | mV    |
| V <sub>R-PFM</sub>                 | PFM–Mode Output Ripple                 | I <sub>OUT</sub> < 40mA                                                                                                                        |                | 12    |                 | mV    |
| I <sub>SD</sub>                    | Shutdown Current                       | V(EN) = 0V                                                                                                                                     |                | 0.1   | 0.625           | μA    |
| F <sub>SW</sub>                    | Switching Frequency                    | $3.0V \le V_{IN} \le 5.5V$                                                                                                                     | 0.80           | 1.15  | 1.50            | MHz   |
| R <sub>OL</sub>                    | Open-Loop Output Resistance            | I <sub>OUT</sub> = 300mA<br>See <sup>(5)</sup>                                                                                                 |                | 1.0   |                 | Ω     |
| I <sub>CL</sub>                    | Output Current Limit                   | $V_{\text{IN}} = 5.5V$<br>$0V \le V_{\text{OUT}} \le 0.2V$<br>$\text{See}^{(6)}$                                                               |                | 500   |                 | mA    |
| t <sub>ON</sub>                    | Turn-on Time                           |                                                                                                                                                |                | 150   |                 | μs    |
| V <sub>IL</sub>                    | Logic-low Input Voltage                | EN, SEL Pins<br>2.5V $\leq V_{IN} \leq 5.5V$                                                                                                   | 0              |       | 0.5             | V     |
| V <sub>IH</sub>                    | Logic-high Input Voltage               | EN, SEL Pins<br>2.5V $\leq$ V <sub>IN</sub> $\leq$ 5.5V                                                                                        | 1.0            |       | V <sub>IN</sub> | V     |
| IIH                                | Logic-high Input Current               | V(EN), V(SEL) = 1.8V<br>See <sup>(7)</sup>                                                                                                     |                | 5     |                 | μA    |
| IIL                                | Logic-low Input Current                | V(EN), V(SEL) = 0V                                                                                                                             |                | 0.01  |                 | μA    |

(1) All voltages are with respect to the potential at the GND pins.

(2) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm.

(3) CIN, COUT, C1, C2: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.

(4)  $V_{OUT}$  is set to 1.9V during this test (Device is not switching).

(5) Open loop output resistance can be used to predict output voltage when, under low V<sub>IN</sub> and high I<sub>OUT</sub> conditions, V<sub>OUT</sub> falls out of regulation. V<sub>OUT</sub> = (Gain)V<sub>IN</sub> - (R<sub>OL</sub> x I<sub>OUT</sub>)

(6) Under the stated conditions, the maximum input current is equal to 2/3 the maximum output current.

(7) There are  $350k\Omega$  pull-down resistors connected internally between the EN pin and GND and the SEL pin and GND.



SNVS554A - JANUARY 2008 - REVISED MAY 2013

# **BLOCK DIAGRAM**



SNVS554A – JANUARY 2008 – REVISED MAY 2013

TEXAS INSTRUMENTS

www.ti.com



Unless otherwise specified:  $V_{IN} = 3.6V$ ,  $C_{IN} = C_1 = C_2 = 1.0\mu$ F,  $C_{OUT} = 4.7\mu$ F, V(EN) = 1.8V, V(SEL) = 0V,  $T_A = 25^{\circ}$ C. Capacitors are low-ESR multi-layer ceramic capacitors (MLCC's).



Copyright © 2008–2013, Texas Instruments Incorporated



# SNVS554A – JANUARY 2008 – REVISED MAY 2013

#### **Typical Performance Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 3.6V$ ,  $C_{IN} = C_1 = C_2 = 1.0\mu$ F,  $C_{OUT} = 4.7\mu$ F, V(EN) = 1.8V, V(SEL) = 0V,  $T_A = 25^{\circ}$ C. Capacitors are low-ESR multi-layer ceramic capacitors (MLCC's).







CH2: V<sub>OUT</sub>; Scale: 20mV/Div, AC Coupled Time scale: 10ms/Div Figure 11.





CH2: V<sub>OUT</sub>; Scale: 100mV/Div DC Coupled, Offset 1.834V CH4: I<sub>OUT</sub>; Scale: 100mA/Div Time scale: 4ms/Div **Figure 13.** 



Line Step 3.0V to 4.2V with Load = 300mA, 1.6V Mode

|    | -                   |                                                                                                                |           |           |              | Į.        |          |         |      |      |
|----|---------------------|----------------------------------------------------------------------------------------------------------------|-----------|-----------|--------------|-----------|----------|---------|------|------|
|    |                     | :                                                                                                              | in        | i         |              | tram      | بسسهم    |         |      | : 1  |
|    |                     |                                                                                                                | '         |           |              |           | î        |         |      |      |
|    | _                   |                                                                                                                |           |           |              | ţ.        |          |         |      |      |
|    | -                   |                                                                                                                |           |           |              | ł         |          |         |      | - +  |
|    | بمبجبهم             | i and the second se |           |           |              |           |          | سيمس    |      | munu |
|    | -                   |                                                                                                                |           |           | : :          | ł         |          |         |      | . 1  |
|    |                     |                                                                                                                |           |           |              | Į.        |          |         |      |      |
|    |                     |                                                                                                                |           |           |              | t         |          |         |      |      |
|    | -                   | •                                                                                                              |           |           |              | -         |          |         |      |      |
|    | _                   |                                                                                                                |           |           | : :          | t         |          |         |      | 1    |
|    | -                   |                                                                                                                |           |           |              | +         |          |         |      |      |
|    | - <del>++++</del> - | +++++                                                                                                          |           |           | ****         | ****      | ++++     | ++++    | ++++ |      |
|    | -                   |                                                                                                                |           |           |              | ł         |          |         |      |      |
| _  | -                   |                                                                                                                |           |           | : :          | ţ.        |          |         |      | 1    |
| 1  |                     |                                                                                                                |           |           |              |           |          |         |      |      |
|    | -                   |                                                                                                                |           |           | : :          | F.        |          |         |      |      |
|    | -                   | :                                                                                                              | : 1       |           |              | t I       | 1   1    |         |      |      |
| _  |                     |                                                                                                                |           | hh n      | <u> </u>     | Fr · · ·  | la llen  | Sugar . |      |      |
| 24 |                     | ֓                                                                                                              | itrape#44 | والمتعالم | بالطيع ويلاق | بالإرماري | Ka Linda |         |      |      |
|    | -                   |                                                                                                                |           | 11.11     | - 11 T       | €I `I     | 14.      |         |      | . 4  |
|    |                     |                                                                                                                |           | :U. A.    | :            | t         |          |         |      |      |
|    | -                   | •                                                                                                              |           |           | . I.         | ł         |          |         |      | - 1  |
|    | -                   | :                                                                                                              |           |           | : :          | F .       |          |         |      |      |
|    |                     |                                                                                                                |           |           |              | t         |          |         |      | 1    |
|    |                     |                                                                                                                |           |           |              | *****     |          |         |      |      |

Load Step 300mA to 0mA, V<sub>IN</sub> = 3.6V, 1.8V Mode



CH2: V<sub>OUT</sub>; Scale: 100mV/Div DC Coupled, Offset 1.834V CH4: I<sub>OUT</sub>; Scale: 100mA/Div Time scale: 4ms/Div **Figure 14**. LM2773



SNVS554A - JANUARY 2008 - REVISED MAY 2013

www.ti.com



Unless otherwise specified:  $V_{IN} = 3.6V$ ,  $C_{IN} = C_1 = C_2 = 1.0\mu$ F,  $C_{OUT} = 4.7\mu$ F, V(EN) = 1.8V, V(SEL) = 0V,  $T_A = 25^{\circ}$ C. Capacitors are low-ESR multi-layer ceramic capacitors (MLCC's).

Load Step 0mA to 300mA, V<sub>IN</sub> = 3.6V, 1.6V Mode



CH2: V<sub>OUT</sub>; Scale: 100mV/Div DC Coupled, Offset 1.633V CH4: I<sub>OUT</sub>; Scale: 100mA/Div Time scale: 4ms/Div





CH2: V<sub>OUT</sub>; Scale: 500mV/Div, DC Coupled Time scale: 10µs/Div **Figure 17.** 



Load Step 300mA to 0mA, V<sub>IN</sub> = 3.6V, 1.6V Mode





Figure 18.

Time scale: 10µs/Div

Submit Documentation Feedback

8



# **OPERATION DESCRIPTION**

#### Overview

The LM2773 is a switched capacitor converter that produces a selectable 1.8V or 1.6V regulated output. The core of the part is a highly efficient charge pump that utilizes fixed frequency pre-regulation, Pulse Frequency Modulation, and spread spectrum to minimize conducted noise and power losses over wide input voltage and output current ranges. A description of the principal operational characteristics of the LM2773 is detailed in the Circuit Description, and Efficiency Performance sections. These sections refer to details in the Block Diagram.

#### **Circuit Description**

The core of the LM2773 is a two-phase charge pump controlled by an internally generated non-overlapping clock. The charge pump operates by using external flying capacitors  $C_1$  and  $C_2$  to transfer charge from the input to the output. The LM2773 will operate in a 1x Gain, with the input current being equal to the load current, when the input voltage is at or below 3.5V (typ.) for 1.8V mode or 3.3V (typ.) for 1.6V mode. At input voltages above 3.5V (typ.) or 3.3V (typ.) for the respective voltage mode selected, the part utilizes a gain of 2/3x, resulting in an input current equal to 2/3 times the load current.

The two phases of the switched capacitor switching cycle will be referred to as the "charge phase" and the "discharge phase". During the charge phase, the flying capacitor is charged by the input supply. After half of the switching cycle [ $t = 1/(2 \times F_{SW})$ ], the LM2773 switches to the discharge phase. In this configuration, the charge that was stored on the flying capacitors in the charge phase is transferred to the output.

The LM2773 uses fixed frequency pre-regulation to regulate the output voltage to 1.8V during moderate to high load currents. The input and output connections of the flying capacitors are made with internal MOS switches. Pre-regulation limits the gate drive of the MOS switch connected between the voltage input and the flying capacitors. Controlling the on resistance of this switch limits the amount of charge transferred into and out of each flying capacitor during the charge and discharge phases, and in turn helps to keep the output ripple very low.

When output currents are low (<40mA typ.), the LM2773 automatically switches to a low-ripple Pulse Frequency Modulation (PFM) form of regulation. In PFM mode, the flying capacitors stay in the discharge phase until the output voltage drops below a predetermined trip point. When this occurs, the flying capacitors switch back to the charge phase. After being charged, the flying capacitors repeat the process of staying in the discharge phase and switching to the charge phase when necessary.

The LM2773 utilizes spread spectrum operation to distrubute the peak radiated energy of the device over a wider frequency band, reducing electromagnetic interference (EMI). Spread spectrum is used during all modes of operation for the LM2773.

#### Efficiency Performance

Charge-pump efficiency is derived in the following two ideal equations (supply current and other losses are neglected for simplicity):

$$I_{IN} = G \times I_{OUT}$$
  
E = (V<sub>OUT</sub> × I<sub>OUT</sub>) ÷ (V<sub>IN</sub> × I<sub>IN</sub>) = V<sub>OUT</sub> ÷ (G × V<sub>IN</sub>)

(1)

(2)

In the equations, G represents the charge pump gain. Efficiency is at its highest as  $G \times V_{IN}$  approaches  $V_{OUT}$ . Refer to the efficiency graph in the Typical Performance Characteristics section for detailed efficiency data. The transition between the gain of 1x and 2/3x is clearly distinguished by the sharp discontinuity in the efficiency curve.

#### Shutdown and Voltage Select

The LM2773 is in shutdown mode when the voltage on the enable pin (EN) is logic-low. In shutdown, the LM2773 draws virtually no supply current. When in shutdown, the output of the LM2773 is completely disconnected from the input. Internal feedback resistors pull the output voltage down to 0V during shutdown.

The SEL pin sets the output voltage at either 1.8V or 1.6V. A logic-low voltage on the SEL pin will place the output of the LM2773 in the 1.6V mode, and a logic-high voltage on the SEL pin will place it into the 1.8V mode.

There are  $350k\Omega$  pull-down resistors connected internally between the EN pin and GND and the SEL pin and GND.

SNVS554A - JANUARY 2008 - REVISED MAY 2013



#### Soft Start

The LM2773 employs soft start circuitry to prevent excessive input inrush currents during startup. At startup, the output voltage gradually rises from 0V to the nominal output voltage. This occurs in 150µs (typ.). Soft-start is engaged when the part is enabled.

#### Thermal Shutdown

Protection from damage related to overheating is achieved with a thermal shutdown feature. When the junction temperature rises to 150°C (typ.), the part switches into shutdown mode. The LM2773 disengages thermal shutdown when the junction temperature of the part is reduced to 140°C (typ.). Due to the high efficiency of the LM2773, thermal shutdown and/or thermal cycling should not be encountered when the part is operated within specified input voltage, output current, and ambient temperature operating ratings. If thermal cycling is seen under these conditions, the most likely cause is an inadequate PCB layout that does not allow heat to be sufficiently dissipated out of the DSBGA package.

#### **Current Limit Protection**

The LM2773 charge pump contains current limit protection circuitry that protects the device during V<sub>OUT</sub> fault conditions where excessive current is drawn. Output current is limited to 500mA (typ).

### **APPLICATION INFORMATION**

#### **Recommended Capacitor Types**

The LM2773 requires 4 external capacitors for proper operation. Surface-mount multi-layer ceramic capacitors are recommended. These capacitors are small, inexpensive and have very low equivalent series resistance (ESR,  $\leq 15m\Omega$  typ.). Tantalum capacitors, OS-CON capacitors, and aluminum electrolytic capacitors generally are not recommended for use with the LM2773 due to their high ESR, as compared to ceramic capacitors.

For most applications, ceramic capacitors with an X7R or X5R temperature characteristic are preferred for use with the LM2773. These capacitors have tight capacitance tolerance (as good as  $\pm 10\%$ ) and hold their value over temperature (X7R:  $\pm 15\%$  over -55°C to 125°C; X5R:  $\pm 15\%$  over -55°C to 85°C).

Capacitors with a Y5V or Z5U temperature characteristic are generally not recommended for use with the LM2773. These types of capacitors typically have wide capacitance tolerance (+80%, -20%) and vary significantly over temperature (Y5V: +22%, -82% over -30°C to +85°C range; Z5U: +22%, -56% over +10°C to +85°C range). Under some conditions, a 1 $\mu$ F-rated Y5V or Z5U capacitor could have a capacitance as low as 0.1 $\mu$ F. Such detrimental deviation is likely to cause Y5V and Z5U capacitors to fail to meet the minimum capacitance requirements of the LM2773.

Net capacitance of a ceramic capacitor decreases with increased DC bias. This degradation can result in lower capacitance than expected on the input and/or output, resulting in higher ripple voltages and currents. Using capacitors at DC bias voltages significantly below the capacitor voltage rating will usually minimize DC bias effects. Consult capacitor manufacturers for information on capacitor DC bias characteristics.

Capacitance characteristics can vary quite dramatically with different application conditions, capacitor types, and capacitor manufacturers. It is strongly recommended that the LM2773 circuit be thoroughly evaluated early in the design-in process with the mass-production capacitors of choice. This will help ensure that any such variability in capacitance does not negatively impact circuit performance.

The table below lists some leading ceramic capacitor manufacturers.

| Manufacturer    | Contact Information   |
|-----------------|-----------------------|
| AVX             | www.avx.com           |
| Murata          | www.murata.com        |
| Taiyo-Yuden     | www.t-yuden.com       |
| TDK             | www.component.tdk.com |
| Vishay-Vitramon | www.vishay.com        |



#### **Output Capacitor and Output Voltage Ripple**

The output capacitor in the LM2773 circuit ( $C_{OUT}$ ) directly impacts the magnitude of output voltage ripple. Other prominent factors also affecting output voltage ripple include input voltage, output current and flying capacitance. Due to the complexity of the regulation topology, providing equations or models to approximate the magnitude of the ripple can not be easily accomplished. But one important generalization can be made: increasing (decreasing) the output capacitance will result in a proportional decrease (increase) in output voltage ripple.

In typical high-current applications, a 4.7µF low-ESR ceramic output capacitor is recommended. Different output capacitance values can be used to reduce ripple, shrink the solution size, and/or cut the cost of the solution. But changing the output capacitor may also require changing the flying capacitor and/or input capacitor to maintain good overall circuit performance. Performance of the LM2773 with different capacitor setups in discussed in the section Recommended Capacitor Configurations.

High ESR in the output capacitor increases output voltage ripple. If a ceramic capacitor is used at the output, this is usually not a concern because the ESR of a ceramic capacitor is typically very low and has only a minimal impact on ripple magnitudes. If a different capacitor type with higher ESR is used (tantalum, for example), the ESR could result in high ripple. To eliminate this effect, the net output ESR can be significantly reduced by placing a low-ESR ceramic capacitor in parallel with the primary output capacitor. The low ESR of the ceramic capacitor will be in parallel with the higher ESR, resulting in a low net ESR based on the principles of parallel resistance reduction.

#### Input Capacitor and Input Voltage Ripple

The input capacitor ( $C_{IN}$ ) is a reservoir of charge that aids a quick transfer of charge from the supply to the flying capacitors during the charge phase of operation. The input capacitor helps to keep the input voltage from drooping at the start of the charge phase when the flying capacitors are connected to the input. It also filters noise on the input pin, keeping this noise out of sensitive internal analog circuitry that is biased off the input line.

Much like the relationship between the output capacitance and output voltage ripple, input capacitance has a dominant, first-order effect on input ripple magnitude. Increasing (decreasing) the input capacitance will result in a proportional decrease (increase) in input voltage ripple. Input voltage, output current, and flying capacitance also will affect input ripple levels to some degree.

In typical high-current applications, a 1µF low-ESR ceramic capacitor is recommended on the input. Different input capacitance values can be used to reduce ripple, shrink the solution size, and/or cut the cost of the solution. But changing the input capacitor may also require changing the flying capacitor and/or output capacitor to maintain good overall circuit performance. Performance of the LM2773 with different capacitor setups is discussed below in Recommended Capacitor Configurations.

#### Flying Capacitors

The flying capacitors ( $C_1$ ,  $C_2$ ) transfer charge from the input to the output. Flying capacitance can impact both output current capability and ripple magnitudes. If flying capacitance is too small, the LM2773 may not be able to regulate the output voltage when load currents are high. On the other hand, if the flying capacitance is too large, the flying capacitor might overwhelm the input and output capacitors, resulting in increased input and output ripple.

In typical high-current applications, 1µF low-ESR ceramic capacitors are recommended for the flying capacitors. Polarized capacitors (tantalum, aluminum electrolytic, etc.) must not be used for the flying capacitor, as they could become reverse-biased during LM2773 operation.

#### **Recommended Capacitor Configurations**

The data in Table 1 can be used to assist in the selection of capacitance configurations that best balances solution size and cost with the electrical requirements of the application.

As previously discussed, input and output ripple voltages will vary with output current and input voltage. The numbers provided show expected ripple voltage with  $V_{IN} = 3.6V$  and a load current of 300mA. The table offers a first look at approximate ripple levels and provides a comparison of different capacitor configurations, but is not intended to ensure performance. With any capacitance configuration chosen, always verify that the performance of the ripple waveforms are suitable for the intended application. The same capacitance value must be used for all the flying capacitors.

Copyright © 2008–2013, Texas Instruments Incorporated

SNVS554A - JANUARY 2008 - REVISED MAY 2013

www.ti.com

STRUMENTS

EXAS

#### Table 1. LM2773 Performance with Different Capacitor Configurations, 1.8V Mode (1)

| CAPACITOR<br>CONFIGURATION<br>(V <sub>IN</sub> = 3.6V)                                                                            | TYPICAL<br>OUTPUT<br>RIPPLE |
|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| $\begin{array}{l} C_{\text{IN}} = 1 \mu \text{F}, \\ C_{\text{OUT}} = 4.7 \mu \text{F}, \\ C_1, C_2 = 1 \mu \text{F} \end{array}$ | 10mV                        |
| $\begin{array}{l} C_{\text{IN}} = 1 \mu \text{F}, \\ C_{\text{OUT}} = 2.2 \mu \text{F}, \\ C_1, C_2 = 1 \mu \text{F} \end{array}$ | 16mV                        |
| $\begin{array}{l} C_{IN} = 0.47 \mu F, \\ C_{OUT} = 4.7 \mu F, \\ C_1, C_2 = 1 \mu F \end{array}$                                 | 12mV                        |
| $\begin{array}{l} C_{IN} = 0.47 \mu F, \\ C_{OUT} = 3.3 \mu F, \\ C_1, C_2 = 1 \mu F \end{array}$                                 | 12mV                        |
| $\begin{array}{l} C_{\rm IN} = 0.47 \mu {\rm F}, \\ C_{\rm OUT} = 3.3 \mu {\rm F}, \\ C_1,  C_2 = 0.47 \mu {\rm F} \end{array}$   | 13mV                        |

(1) Refer to the text in the Recommended Capacitor Configurations section for detailed information on the data in this table

# Layout Guidelines

Proper board layout will help to ensure optimal performance of the LM2773 circuit. The following guidelines are recommended:

- Place capacitors as close to the LM2773 as possible, and preferably on the same side of the board as the IC.
- Use short, wide traces to connect the external capacitors to the LM2773 to minimize trace resistance and inductance.
- Use a low resistance connection between ground and the GND pin of the LM2773. Using wide traces and/or multiple vias to connect GND to a ground plane on the board is most advantageous.



SNVS554A - JANUARY 2008 - REVISED MAY 2013

# **REVISION HISTORY**

| Cł | nanges from Original (May 2013) to Revision A      | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 12   |



2-Dec-2016

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM2773TL/NOPB    | ACTIVE | DSBGA        | YZR     | 9    | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -30 to 85    | DJ             | Samples |
| LM2773TLX/NOPB   | ACTIVE | DSBGA        | YZR     | 9    | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -30 to 85    | DJ             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



2-Dec-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM2773TL/NOPB               | DSBGA           | YZR                | 9    | 250  | 178.0                    | 8.4                      | 1.57       | 1.57       | 0.76       | 4.0        | 8.0       | Q1               |
| LM2773TLX/NOPB              | DSBGA           | YZR                | 9    | 3000 | 178.0                    | 8.4                      | 1.57       | 1.57       | 0.76       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-May-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM2773TL/NOPB  | DSBGA        | YZR             | 9    | 250  | 210.0       | 185.0      | 35.0        |
| LM2773TLX/NOPB | DSBGA        | YZR             | 9    | 3000 | 210.0       | 185.0      | 35.0        |

# YZR0009



B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated