











### TPS82740A, TPS82740B

SLVSCE3A - JUNE 2014 - REVISED JUNE 2014

# TPS82740x 360nA I<sub>Q</sub> MicroSIP<sup>TM</sup> Step Down Converter Module for Low Power **Applications**

#### **Features**

- 360nA Typical Quiescent Current
- Up to 90% Efficiency at 10µA Output Current
- Pin Selectable Output Voltages in 100mV Steps
- Integrated Slew Rate Controlled Load Switch
- Up to 200mA Output Current
- Input Voltage Range V<sub>IN</sub> from 2.2V to 5.5V
- RF Friendly DCS-Control™
- Low Output Voltage Ripple
- Automatic Transition to No Ripple 100% Mode
- Discharge Function on VOUT and LOAD
- Sub 1.1-mm Profile Solution
- Total Solution Size <6.7mm<sup>2</sup>
- Small 2.3 mm x 2.9 mm MicroSIP™ Package

# **Applications**

- Bluetooth® Low Energy, RF4CE, Zigbee
- Wearable Electronics
- **Energy Harvesting**

# Description

The TPS82740 is the industry's first step down converter module featuring typically 360nA guiescent current consumption. It is a complete MicroSIPTM DC/DC step-down power solution intended for ultra low-power applications. The module includes the regulator, inductor and switching input/output capacitors. The integration of all required passive components enables a tiny solution size of only 6.7mm<sup>2</sup>.

## This new DCS-Control™ based device extends the light load efficiency range below 10µA load currents. It supports output currents up to 200mA.

The device operates from rechargeable Li-Ion batteries, Li-primary battery chemistries such as Li-SOCI2, Li-MnO2 and two or three cell alkaline batteries. The input voltage range up to 5.5V also allows operation from an USB port and thin-film solar

The output voltage is user selectable by three voltage select pins (VSEL), within a range from 1.8V to 2.5V (TPS82740A) and 2.6V to 3.3V (TPS82740B) in 100mV steps. The TPS82740 features low output voltage ripple and low noise. Once the battery voltage comes close to the output voltage (close to 100% duty cycle), the device enters no ripple 100% mode operation preventing an increase of output voltage ripple. In this case the device stops switching and the output is connected to the input voltage.

The integrated slew rate controlled load switch with a typical ON-resistance of  $0.6\Omega$  distributes the selected output voltage to a temporarily used sub-system.

The TPS82740 is available in a small 9 bump 6.7mm<sup>2</sup> MicroSiP<sup>TM</sup> package.

#### Device Information(1)

| PART NUMBER | NUMBER PACKAGE BODY SIZE (I |                   |  |
|-------------|-----------------------------|-------------------|--|
| TPS82740A   | μSIP                        | 2.30 mm × 2.90 mm |  |
| TPS82740B   | μSIP                        | 2.30 mm × 2.90 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Typical Application**







# **Table of Contents**

| 1  | Features 1                           |    | 10.2 Functional Block Diagram                    | 15              |
|----|--------------------------------------|----|--------------------------------------------------|-----------------|
| 2  | Applications 1                       |    | 10.3 Feature Description                         | 15              |
| 3  | Description 1                        |    | 10.4 Device Functional Modes                     | 16              |
| 4  | Typical Application1                 | 11 | Application and Implementation                   | 18              |
| 5  | Revision History2                    |    | 11.1 Application Information                     | 18              |
| 6  | Device Comparison Table3             |    | 11.2 Typical Application                         | 18              |
| 7  | Pin Configuration and Functions3     | 12 | Power Supply Recommendations                     | 20              |
| 8  | Specifications4                      | 13 | Layout                                           | 20              |
| Ū  | 8.1 Absolute Maximum Ratings         |    | 13.1 Layout Guidelines                           | 20              |
|    | 8.2 Handling Ratings                 |    | 13.2 Layout Example                              | 20              |
|    | 8.3 Recommended Operating Conditions |    | 13.3 Surface Mount Information                   | <mark>21</mark> |
|    | 8.4 Thermal Information              | 14 | Device and Documentation Support                 | 22              |
|    | 8.5 Electrical Characteristics       |    | 14.1 Documentation Support                       | <mark>22</mark> |
|    | 8.6 Typical Characteristics          |    | 14.2 Trademarks                                  | <mark>22</mark> |
| 9  | Parameter Measurement Information    |    | 14.3 Electrostatic Discharge Caution             | <mark>22</mark> |
| 10 | Detailed Description                 |    | 14.4 Glossary                                    | <mark>22</mark> |
| 10 | 10.1 Overview                        | 15 | Mechanical, Packaging, and Orderable Information | 22              |

# 5 Revision History

| Changes from Original (June 2014) to Revision A |                                                                                                                  | Page |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|
| •                                               | Added 150 mA Typical current specification for I <sub>LIM_softstart</sub> , Low side MOSFET switch current limit | 6    |



# 6 Device Comparison Table

| PART NUMBER | OUTPUT VOLTAGE SETTINGS<br>(VSEL1, VSEL2, VSEL3) | PACKAGE<br>MARKING |
|-------------|--------------------------------------------------|--------------------|
| TPS82740A   | 1.8V to 2.5V in 100mV steps                      | E7                 |
| TPS82740B   | 2.6V to 3.3V in 100mV steps                      | E8                 |

# 7 Pin Configuration and Functions



**Table 1. Pin Functions** 

| PI    | N  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          |
|-------|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          |
| VIN   | C3 | IN  | Input voltage supply pin of the module.                                                                                                                                                                                                                                                                                                                              |
| GND   | C2 | -   | Ground terminal.                                                                                                                                                                                                                                                                                                                                                     |
| CTRL  | B2 | IN  | CTRL pin controls the LOAD output pin. With CTRL = low, the LOAD output is disabled. This pin must be terminated and not left floating.                                                                                                                                                                                                                              |
| VOUT  | C1 | OUT | Output voltage pin of the module. An internal load switch is connected between VOUT pin and LOAD pin.                                                                                                                                                                                                                                                                |
| LOAD  | B1 | OUT | Load switch output pin controlled by the CTRL pin. With CTRL = high, an internal load switch connects the LOAD pin to the VOUT pin. The LOAD pin allows connect / disconnect other system components to the output of the DC/DC converter. This pin is pulled to GND with the CTRL pin = low. The LOAD pin features soft switching. If not used, leave the pin open. |
| VSEL3 | A1 | IN  | Output voltage selection pins. See Table 2 and Table 3 for V <sub>OUT</sub> selection. These pins must be terminated                                                                                                                                                                                                                                                 |
| VSEL2 | A2 | IN  | and can be changed during operation.                                                                                                                                                                                                                                                                                                                                 |
| VSEL1 | А3 | IN  |                                                                                                                                                                                                                                                                                                                                                                      |
| EN    | В3 | IN  | High level enables the devices and low level turns the device into shutdown mode. This pin must be terminated and not left floating.                                                                                                                                                                                                                                 |

Table 2. Output Voltage Setting TPS82740A

| Device    | VOUT | VSEL3 | VSEL2 | VSEL1 |
|-----------|------|-------|-------|-------|
|           | 1.8  | 0     | 0     | 0     |
|           | 1.9  | 0     | 0     | 1     |
|           | 2.0  | 0     | 1     | 0     |
| TPS82740A | 2.1  | 0     | 1     | 1     |
| 1P362740A | 2.2  | 1     | 0     | 0     |
|           | 2.3  | 1     | 0     | 1     |
|           | 2.4  | 1     | 1     | 0     |
|           | 2.5  | 1     | 1     | 1     |



### Table 3. Output Voltage Setting TPS82740B

| Device    | VOUT | VSEL3 | VSEL2 | VSEL1 |
|-----------|------|-------|-------|-------|
|           | 2.6  | 0     | 0     | 0     |
|           | 2.7  | 0     | 0     | 1     |
|           | 2.8  | 0     | 1     | 0     |
| TDC00740D | 2.9  | 0     | 1     | 1     |
| TPS82740B | 3.0  | 1     | 0     | 0     |
|           | 3.1  | 1     | 0     | 1     |
|           | 3.2  | 1     | 1     | 0     |
|           | 3.3  | 1     | 1     | 1     |

# 8 Specifications

# 8.1 Absolute Maximum Ratings<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                    |                                                  | VAI  | .UE                   | UNIT |
|--------------------|--------------------------------------------------|------|-----------------------|------|
|                    |                                                  | MIN  | MAX                   |      |
| Pin voltage (2)    | VIN                                              | -0.3 | 6                     | V    |
|                    | EN, CTRL, VSEL1, VSEL2, VSEL3                    | -0.3 | V <sub>IN</sub> +0.3V | V    |
|                    | VOUT, LOAD                                       | -0.3 | 3.7                   | V    |
| Operating ambient  | temperature range, T <sub>A</sub> <sup>(3)</sup> | -40  | 85                    | °C   |
| Operating junction | temperature T <sub>J</sub>                       | -40  | 125                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal GND.

### 8.2 Handling Ratings

|                    |                           |                                                                               | MIN         | MAX  | UNIT |
|--------------------|---------------------------|-------------------------------------------------------------------------------|-------------|------|------|
| T <sub>stg</sub>   | Storage temperature range |                                                                               | <b>-</b> 55 | 125  | °C   |
| V                  | Electrostatic discharge   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 0           | 2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge   | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0           | 1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin.

### 8.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                      |                                                                              |                                               | MIN | NOM | MAX | UNIT |
|--------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| V <sub>IN</sub>                      | Supply voltage V <sub>IN</sub>                                               |                                               | 2.2 |     | 5.5 | V    |
| I <sub>OUT</sub> + I <sub>LOAD</sub> |                                                                              |                                               |     |     | 200 | mA   |
|                                      |                                                                              | $V_{OUTnom} \le V_{IN} \le V_{OUTnom} + 0.7V$ |     |     | 100 |      |
| I <sub>LOAD</sub>                    | Load current (current from LOAD pin)                                         |                                               |     |     | 100 |      |
| C <sub>OUT</sub>                     | Additional output capacitance connected to VOUT pin (not including LOAD pin) |                                               |     |     | 10  | μF   |
| C <sub>LOAD</sub>                    | Capacitance connected to LOAD pin                                            |                                               |     |     | 10  |      |
| T <sub>J</sub>                       | Operating junction temperature range                                         |                                               | -40 |     | 90  | °C   |
| T <sub>A</sub>                       | Operating ambient temperature range                                          |                                               | -40 |     | 85  |      |

<sup>(3)</sup> In applications where ambient temperature (T<sub>A</sub>) constantly stays above 70°C, the product life time might degrade. MLCC capacitor reliability and lifetime is depending on temperature and applied voltage conditions. At higher temperatures, MLCC capacitors are subject to stronger stress. The most critical parameter is the Insulation Resistance (IR) resulting in leakage current.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 8.4 Thermal Information

|                       |                                              | TPS82740 |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | μSIP     | UNIT |
|                       |                                              | 9 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 83       |      |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 53       |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | -        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | -        | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | -        |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -        |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 8.5 Electrical Characteristics

 $V_{IN} = 3.6V$ ,  $T_A = -40$ °C to 85°C, typical values are at  $T_A = 25$ °C (unless otherwise noted)

| P/                     | ARAMETER                              | TEST CONDITIONS                                                                                                     | 3                                                                                                                                                              | MIN TYP | MAX  | UNIT |
|------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|
| SUPPLY                 |                                       |                                                                                                                     |                                                                                                                                                                |         |      |      |
| V <sub>IN</sub>        | Input voltage range                   |                                                                                                                     |                                                                                                                                                                | 2.2     | 5.5  | V    |
|                        |                                       | EN = $V_{IN}$ , CTRL = GND, $I_{OUT}$ = $0\mu$ A, $V_{OUT}$ = $1.8V$ / $2.6V$ , device not switching                |                                                                                                                                                                | 360     | 2300 |      |
|                        |                                       | EN = V <sub>IN</sub> , I <sub>OUT</sub> = 0mA, CTRL = GND, V <sub>OUT</sub> =                                       | : 1.8V device switching                                                                                                                                        | 460     |      | nA   |
| lα                     | Operating quiescent                   | EN = V <sub>IN</sub> , I <sub>OUT</sub> = 0mA, CTRL = GND, V <sub>OUT</sub> =                                       | 500                                                                                                                                                            |         |      |      |
| IQ                     | current                               | $EN = V_{IN}$ , $I_{OUT} = 0$ mA., $CTRL = V_{IN}$ , $V_{OUT} = 1$ switching                                        | .8V, device not                                                                                                                                                | 12.5    |      | 4    |
|                        |                                       | $EN = V_{IN}$ , $I_{OUT} = 0$ mA., $CTRL = V_{IN}$ , $V_{OUT} = 2$ switching                                        | 2.6V, device not                                                                                                                                               | 13.5    |      | μΑ   |
| I <sub>SD</sub>        | Shutdown current                      | EN = GND, shutdown current into V <sub>IN</sub>                                                                     |                                                                                                                                                                | 70      |      | ^    |
|                        |                                       | $N = GND$ , shutdown current into $V_{IN}$ , $T_A = 60$ °C                                                          |                                                                                                                                                                | 150     |      | nA   |
| V <sub>TH_UVLO+</sub>  | Undervoltage                          | Rising V <sub>IN</sub>                                                                                              |                                                                                                                                                                | 2.075   | 2.15 |      |
| V <sub>TH_UVLO</sub> - | lockout threshold                     | Falling V <sub>IN</sub>                                                                                             |                                                                                                                                                                | 1.925   | 2    | V    |
| INPUTS EN, CTRL        | , VSEL 1-3                            |                                                                                                                     | ·                                                                                                                                                              |         |      |      |
| V <sub>IH TH</sub>     | High level input threshold            | $2.2V \le V_{IN} \le 5.5V$                                                                                          |                                                                                                                                                                |         | 1.1  | V    |
| V <sub>IL TH</sub>     | Low level input threshold             | 2.2V ≤ V <sub>IN</sub> ≤ 5.5V                                                                                       |                                                                                                                                                                | 0.4     |      | V    |
| I <sub>IN</sub>        | Input bias Current                    | T <sub>A</sub> = 25°C                                                                                               |                                                                                                                                                                |         | 10   | nA   |
|                        |                                       | T <sub>A</sub> = -40°C to 85°C                                                                                      |                                                                                                                                                                |         | 25   |      |
| POWER SWITCHE          | S                                     |                                                                                                                     |                                                                                                                                                                |         |      |      |
|                        | High side MOSFET switch current limit | 0.01/4/1/4/5/5/1/                                                                                                   |                                                                                                                                                                | 430     |      | mA   |
| I <sub>LIMF</sub>      | Low side MOSFET switch current limit  | $12.2V \le V_{IN} \le 5.5V$                                                                                         |                                                                                                                                                                | 430     |      | mA   |
| OUTPUT DISCHAF         | RGE SWITCH (VOUT)                     |                                                                                                                     |                                                                                                                                                                |         |      |      |
| R <sub>DSCH_VOUT</sub> | MOSFET on-<br>resistance              | EN = GND, I <sub>OUT</sub> = -10mA into VOUT pin                                                                    |                                                                                                                                                                | 30      | 65   | Ω    |
| 1                      | Bias current into                     | EN V V 2V/2 9V CEDI CND                                                                                             | T <sub>A</sub> = 25°C                                                                                                                                          | 40      | 660  | ~ ^  |
| I <sub>IN_VOUT</sub>   | VOUT pin                              | $EN = V_{IN}$ , $V_{OUT} = 2V / 2.8V$ , $CTRL = GND$                                                                | $T_A = -40$ °C to 85°C                                                                                                                                         |         | 1570 | nA   |
| LOAD OUTPUT (L         | OAD)                                  |                                                                                                                     |                                                                                                                                                                |         |      |      |
| R <sub>LOAD</sub>      | High side MOSFET on-resistance        | I <sub>LOAD</sub> = 50mA, CTRL = V <sub>IN</sub> , V <sub>OUT</sub> = 2.0V / 2.8V, 2.2 V ≤ V <sub>IN</sub> ≤ 5.5V   |                                                                                                                                                                | 0.6     | 1.25 | Ω    |
| R <sub>DSCH_LOAD</sub> | Low side MOSFET on-resistance         | CTRL = GND, 2.2V ≤ V <sub>IN</sub> ≤ 5.5V, I <sub>LOAD</sub> = - 10mA                                               |                                                                                                                                                                | 30      | 65   |      |
| t <sub>Rise_LOAD</sub> | V <sub>LOAD</sub> rise time           | Starting with CTRL low to high transition, tim 0V to 95%, $V_{OUT}$ = 1.8V / 2.6V, 2.2V $\leq$ $V_{IN}$ $\leq$ 25°C | tarting with CTRL low to high transition, time to ramp $V_{LOAD}$ from V to 95%, $V_{OUT} = 1.8V / 2.6V, 2.2V \le V_{IN} \le 5.5V, I_{LOAD} = 1 mA, T_A = 5°C$ |         | 800  | μs   |



# **Electrical Characteristics (continued)**

 $V_{IN} = 3.6V$ ,  $T_A = -40$ °C to 85°C, typical values are at  $T_A = 25$ °C (unless otherwise noted)

| PA                                    | RAMETER                                                       | TEST CONDITIONS                                                                                       |                                            | MIN   | TYP  | MAX  | UNIT |
|---------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|------|------|------|
| AUTO 100% MODE TRANSITION             |                                                               |                                                                                                       |                                            |       |      |      |      |
| V <sub>TH_100+</sub>                  | Auto 100% Mode<br>exit detection<br>threshold <sup>(1)</sup>  | Rising $V_{IN}$ ,100% Mode is left with $V_{IN} = V_{OUT} + V_{OUT}$ at $T_J = 85^{\circ}C$           | TH_100+ , max value                        | 170   | 250  | 340  | mV   |
| V <sub>TH_100</sub> -                 | Auto 100% Mode<br>enter detection<br>threshold <sup>(1)</sup> | Falling $V_{IN}$ , 100% Mode is entered with $V_{IN} = V_{OL}$ value at $T_J = 85$ °C                 | <sub>JT</sub> + V <sub>TH_100-</sub> , max | 110   | 200  | 280  |      |
| OUTPUT                                | •                                                             |                                                                                                       | •                                          |       |      |      |      |
| t <sub>Startup_delay</sub>            | Regulator start up delay time                                 | From transition EN = low to high until device star                                                    |                                            | 10    | 25   | ms   |      |
| t <sub>Softstart</sub>                | Softstart time with reduced switch current limit              | $2.2V \le V_{IN} \le 5.5V$ , $EN = V_{IN}$                                                            |                                            | 400   | 1200 | μs   |      |
| High side MOSFET switch current limit |                                                               |                                                                                                       | 80 150 2                                   |       | 200  | mA   |      |
| LIM_softstart                         | Low side MOSFET switch current limit                          | Reduced switch current limit during softstart                                                         |                                            | 150   |      | ША   |      |
|                                       | Output voltage                                                | Output voltages are selected with pins VSEL1,                                                         | TPS82740A                                  | 1.8   |      | 2.5  | V    |
|                                       | range                                                         | VSEL2, VSEL3 TPS82740B                                                                                |                                            | 2.6   |      | 3.3  |      |
| 1                                     | Output voltage                                                | I <sub>OUT</sub> = 10mA, V <sub>OUT</sub> = 1.8V / 2.6V                                               | -2.5                                       | 0     | 2.5  | %    |      |
| $V_{VOUT}$                            | accuracy                                                      | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 1.8V / 2.6V                                              | -2                                         | 0     | 2    | İ    |      |
|                                       | DC output voltage load regulation                             | V <sub>OUT</sub> = 1.8V / 2.6V, CTRL = V <sub>IN</sub>                                                |                                            | 0.001 |      | %/mA |      |
|                                       | DC output voltage line regulation                             | $V_{OUT} = 1.8 \text{V} / 2.6 \text{V}, \text{ CTRL} = V_{IN}, I_{OUT} = 10 \text{ mA}, 2 \text{ mA}$ |                                            | 0     |      | %/V  |      |

<sup>(1)</sup>  $V_{IN}$  is compared to the programmed output voltage ( $V_{OUT}$ ). When  $V_{IN}$ – $V_{OUT}$  falls below  $V_{TH\_100-}$ , the device enters 100% Mode by turning the high side MOSFET on. 100% Mode is exited when  $V_{IN}$ – $V_{OUT}$  exceeds  $V_{TH\_100+}$  and the device starts switching. The hysteresis for the 100% Mode detection threshold  $V_{TH\_100+}$  -  $V_{TH\_100-}$  is always positive and 50 mV(typ.)

# 8.6 Typical Characteristics

| TABLE OF         | GRAPHS                              |                   | FIGURE                                                                                                       |
|------------------|-------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------|
| η                | Efficiency                          | vs Output Current | Figure 3, Figure 4, Figure 5,<br>Figure 6                                                                    |
| η                | Efficiency                          | vs Input Voltage  | Figure 7, Figure 8, Figure 9,<br>Figure 10                                                                   |
| V <sub>OUT</sub> | Output voltage                      | vs Output curent  | Figure 11, Figure 12, Figure 13,<br>Figure 14                                                                |
| IQ               | Operating quiescent current         | vs Input voltage  | Figure 1                                                                                                     |
| I <sub>SD</sub>  | Shutdown current                    | vs Input voltage  | Figure 2                                                                                                     |
|                  | Automatic Transition into 100% Mode |                   | Figure 18, Figure 19, Figure 20                                                                              |
| F <sub>SW</sub>  | Switching frequency                 | vs Output current | Figure 15, Figure 16, Figure 17                                                                              |
|                  | Line and Load Transient Performance |                   | Figure 21, Figure 22, Figure 23, Figure 24, Figure 25, Figure 26, Figure 27, Figure 28, Figure 29, Figure 30 |
|                  | AC load regulation performance      |                   | Figure 31, Figure 32                                                                                         |
| LOAD             | LOAD Output Behavior                |                   | Figure 33, Figure 34, Figure 35                                                                              |
|                  | Input Voltage Ramp up / down        |                   | Figure 36, Figure 37, Figure 38,<br>Figure 39                                                                |





## TEXAS INSTRUMENTS























Figure 39. TPS82740B Enter / Exit 100% Mode Operation



# 9 Parameter Measurement Information



**Measurement Configuration with Passive Components** 



# 10 Detailed Description

#### 10.1 Overview

The TPS82740 is the first fully integrated step down converter module with an ultra low quiescent current consumption (360nA typ.) while maintaining a regulated output voltage and featuring TI's DCS-Control™ topology. The device extends high efficiency operation to output currents down to a few micro amperes.

### 10.2 Functional Block Diagram



#### 10.3 Feature Description

#### 10.3.1 DCS-Control™

TI's DCS-Control™ (Direct Control with Seamless Transition into Power Save Mode) is an advanced regulation topology, which combines the advantages of hysteretic and voltage mode control. Characteristics of DCS-Control™ are excellent AC load regulation and transient response, low output ripple voltage and a seamless transition between PFM and PWM mode operation. DCS-Control™ includes an AC loop which senses the output voltage (VOUT pin) and directly feeds the information to a fast comparator stage. This comparator sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. In order to achieve accurate DC load regulation, a voltage feedback loop is used.

The DCS-Control™ topology supports PWM (Pulse Width Modulation) mode for medium and high load conditions and Power Save Mode at light loads. During PWM mode, it operates in continuous conduction. The switching frequency goes up to 1.7MHz with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter seamlessly enters Power Save Mode to maintain high efficiency down to very light loads. In Power Save Mode, the switching frequency varies nearly linearly with the load current. Since DCS-Control™ supports both operation modes within one single building block, the transition from PWM to Power Save Mode is seamless without effects on the output voltage. The TPS82740 offers both excellent DC



### **Feature Description (continued)**

voltage and superior load transient regulation, combined with very low output voltage ripple, minimizing interference with RF circuits. At high load currents, the converter operates in quasi fixed frequency PWM mode operation and at light loads in PFM (Pulse Frequency Modulation) mode to maintain highest efficiency over the full load current range. In PFM Mode, the device generates a single switching pulse to ramp up the inductor current and recharge the output capacitor, followed by a sleep period where most of the internal circuits are shutdown to achieve the lowest quiescent current. During this time, the load current is supported by the output capacitor. The duration of the sleep period depends on the load current and the inductor peak current.

During the sleep periods, the quiescent current of the TPS82740 is reduced to 360nA. This low quiescent current consumption is achieved by an ultra low power voltage reference, an integrated high impedance (typ.  $50M\Omega$ ) feedback divider network and an optimized DCS-Control<sup>TM</sup> block.

#### 10.3.2 LOAD Switch

The LOAD pin can be used to power an additional, temporarily used sub-system. If the CTRL pin is set high, the LOAD pin is connected to the VOUT pin via an integrated load switch. The load switch is slew rate controlled to support soft switching and not impacting the regulated output VOUT. If the CTRL pin is set to low, the LOAD pin is disconnected from the VOUT pin and internally connected to GND by an internal discharge switch. The CTRL pin can be controlled by a micro controller and must be terminated. With CTRL pin high, the quiescent current is increased to improve the transient response.

# 10.3.3 Output Voltage Selection (VSEL1, VSEL2, VSEL3)

The TPS82740 provides an integrated, high impedance (typ.  $50M\Omega$ ) feedback resistor divider network which is programmed by the pins VSEL1-3. The TPS82740A supports an output voltage range of 1.8V to 2.5V in 100mV steps, while the TPS82740B supports an output voltage range from 2.6V to 3.3V in 100mV steps. The output voltage can be changed during operation and supports a simple dynamic output voltage scaling, shown in Figure 44. The output voltage is programmed according to Table 2 and Table 3.

#### 10.3.4 Output Discharge Function (VOUT and LOAD)

Both the VOUT pin and the LOAD pin feature a discharge circuit to connect each rail to GND, once they are disabled. This feature prevents residual charge voltages on capacitors connected to these pins, which may impact proper power up of the main- and sub-system. With the CTRL pin pulled low, the discharge circuit at the LOAD pin activates. With the EN pin pulled low, the discharge circuit at the pin VOUT activates.

#### 10.3.5 Internal Current Limit

The TPS82740 integrates a current limit in the high side, as well as in the low side MOSFETs to protect the device against overload or short circuit conditions. The peak current in the switches is monitored cycle by cycle. If the high side MOSFET current limit is reached, the high side MOSFET is turned off and the low side MOSFET is turned on until the current decreases below the low side MOSFET current limit.

#### 10.4 Device Functional Modes

#### 10.4.1 Enable / Shutdown

The TPS82740 is activated when the EN pin is set high. For proper operation, the pin must be terminated and must not be left floating. With the EN pin set low, the device enters shutdown mode with less than typ. 70nA current consumption.

### 10.4.2 Softstart

When the device is enabled, the internal reference is powered up and after the startup delay time  $t_{Startup\_delay}$  has expired, the device enters softstart, starts switching and ramps up the output voltage. During softstart, the device operates with a reduced current limit,  $I_{LIM\_softstart}$ , of typ. 1/3 of the nominal current limit. This reduced current limit is active during the time  $t_{Softstart}$ . The current limit is increased to its nominal value,  $I_{LIMF}$ , once this time has expired or the nominal output voltage is reached.



### **Device Functional Modes (continued)**

### 10.4.3 Automatic Transition into 100% Mode

Once the input voltage comes close to the output voltage, the TPS82740 stops switching and enters 100% duty cycle operation. It connects the output VOUT via the inductor and the internal high side MOSFET switch to the input VIN, once the input voltage  $V_{IN}$  falls below the 100% mode enter threshold,  $V_{TH\_100\_}$ . In 100% mode switching stops eliminating output voltage ripple. Because the output is connected to the input, the output voltage tracks the input voltage minus the voltage drop across the internal high side switch and the inductor caused by the output current. Once the input voltage increases and trips the 100% mode exit threshold,  $V_{TH\_100+}$ , the TPS82740 turns on and starts switching again. See Figure 40, Figure 18, Figure 19 and Figure 20.



Figure 40. Automatic Transition into 100% Mode



# 11 Application and Implementation

### 11.1 Application Information

The device is designed to operate from an input voltage supply range between 2.2V and 5.5V with a maximum output current of 200mA. Once the input voltage comes close to the output voltage, the DC/DC converter stops switching and enters 100% duty cycle operation. The integrated slew rate controlled load switch can distribute the selected output voltage to a temporarily used sub-system. The TPS82740 module operates in PWM mode for medium and high load conditions and in power save mode at light load currents.

At high load currents, the converter operates in quasi fixed frequency PWM mode operation. The switching frequency is up to 1.7MHz with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter seamlessly enters Power Save Mode by varying the switching frequency linearly to maintain high efficiency over the full load current range. At very light load conditions the device generates a single switching pulse to ramp up the inductor current and recharge the output capacitor, followed by a sleep period where most of the internal circuits are shutdown to achieve 360nA quiescent current consumption.

## 11.2 Typical Application



**Example of Implementation in a SOC Based System** 

### 11.2.1 Design Requirements

TPS82740 is a complete step-down converter module including all passive components (inductor, input and output capacitor). For most applications no additional input / output capacitors are required. Use the following typical application design procedure to select additional external components in case further performance improvement of the module is desired.

#### 11.2.2 Detailed Design Procedure

### 11.2.2.1 Input Capacitor Selection

For most applications, the integrated input capacitor at the VIN pin is sufficient.



# **Typical Application (continued)**

TPS82740 uses a tiny ceramic input capacitor. When a ceramic capacitor is combined with trace or cable inductance, such as that from a wall adapter, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or can even damage the module. In this circumstance, additional ceramic 'bulk" capacitance, such as electrolytic or tantalum, should be placed between the input of the module and the power source lead to reduce ringing that occurs between the inductance of the power source leads and the module.

### 11.2.2.2 Output Capacitor Selection

For most applications, the integrated output capacitor at the VOUT pin is sufficient.

In order to further reduce the output voltage ripple and improve the load transient performance an additional external output capacitance may be used. For most applications an additional  $4.7\mu F$  or  $10\mu F$  capacitor will be sufficient. Care should be taken that the total effective capacitance present at the output does not exceed  $10\mu F$  in order to guarantee loop stability. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended.

At the LOAD output pin, no additional output capacitor is required. For applications demanding external capacitance connected to the LOAD pin, the total capacitance should not exceed 10µF.

### 11.2.3 Application Curves





# 12 Power Supply Recommendations

The TPS82740 device is a complete and optimized power supply module working within the given specification range without additional components. Please use the information given in the Application Information section to connect the input and output circuitry appropriately.

## 13 Layout

## 13.1 Layout Guidelines

In making the pad size for the uSiP LGA balls, it is recommended that the layout use a non-solder-mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 45 shows the appropriate diameters for a MicroSiP<sup>TM</sup> layout. Figure 46 shows a suggestion for the PCB layout.

### 13.2 Layout Example



Figure 45. Recommended Land Pattern Image and Dimensions

| SOLDER PAD<br>DEFINITIONS <sup>(1)(2)(3)(4)</sup> | COPPER PAD | SOLDER MASK <sup>(5)</sup><br>OPENING | COPPER<br>THICKNESS | STENCIL <sup>(6)</sup><br>OPENING | STENCIL THICKNESS |  |  |
|---------------------------------------------------|------------|---------------------------------------|---------------------|-----------------------------------|-------------------|--|--|
| Non-solder-mask defined (NSMD)                    | 0.30mm     | 0.360mm                               | 1oz max (0.032mm)   | 0.34mm diameter                   | 0.1mm thick       |  |  |

- (1) Circuit traces from non-solder-mask defined PWB lands should be 75µm to 100µm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and affect reliability.
- (2) Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application.
- (3) Recommend solder paste is Type 3 or Type 4.
- (4) For a PWB using a Ni/Au surface finish, the gold thickness should be less than 0.5mm to avoid a reduction in thermal fatigue performance.
- (5) Solder mask thickness should be less than 20 μm on top of the copper circuit pattern.
- (6) For best solder stencil performance use laser cut stencils with electro polishing. Chemically etched stencils give inferior solder paste volume control.





Figure 46. PCB Layout Suggestion

### 13.3 Surface Mount Information

The TPS82740 MicroSIP™ module uses an open frame construction for a fully automated assembly process and provides a large surface area for pick and place operations. See the "Pick Area" in the package drawing.

Package height and weight have been kept to a minimum, allowing MicroSIP™ device handling similar to a 0805 footprint component.

For reflow recommendations, see document J-STD-20 from the JEDEC/IPC standard.



# 14 Device and Documentation Support

### 14.1 Documentation Support

#### 14.1.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 4. Related Links** 

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| TPS82740A | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS82740B | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 14.2 Trademarks

DCS-Control, MicroSIP are trademarks of Texas Instruments. Bluetooth is a registered trademark of Bluetooth SIG, Inc..

### 14.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 14.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 15 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



MICRO SYSTEM IN PACKAGE



### MicroSiP is a trademark of Texas Instruments.

# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

- For pick and place nozzle recommendation, see product datasheet.
   Location, size and quantity of each component are for reference only and may vary.



MICRO SYSTEM IN PACKAGE



NOTES: (continued)

5. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



MICRO SYSTEM IN PACKAGE



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







19-Jul-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| TPS82740ASIPR    | ACTIVE | uSiP         | SIP                | 9    | 3000           | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-2-260C-1 YEAR | -40 to 85    | E7<br>TXI7400EC         | Samples |
| TPS82740ASIPT    | ACTIVE | uSiP         | SIP                | 9    | 250            | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-2-260C-1 YEAR | -40 to 85    | E7<br>TXI7400EC         | Samples |
| TPS82740BSIPR    | ACTIVE | uSiP         | SIP                | 9    | 3000           | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-2-260C-1 YEAR | -40 to 85    | E8<br>TXI2740EC         | Samples |
| TPS82740BSIPT    | ACTIVE | uSiP         | SIP                | 9    | 250            | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-2-260C-1 YEAR | -40 to 85    | E8<br>TXI2740EC         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

19-Jul-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jul-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS82740BSIPR | uSiP            | SIP                | 9 | 3000 | 178.0                    | 9.0                      | 2.5        | 3.1        | 1.35       | 4.0        | 8.0       | Q2               |

www.ti.com 17-Jul-2017



#### \*All dimensions are nominal

| Device Package Type |      | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|---------------------|------|-----------------|----------|------|-------------|------------|-------------|--|
| TPS82740BSIPR       | uSiP | SIP             | 9        | 3000 | 223.0       | 194.0      | 35.0        |  |

#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.