# 12-Bit $3 \mu \mathrm{~s}$ Sampling ANALOG-TO-DIGITAL CONVERTER 

## FEATURES

\author{

- 333k SAMPLES PER SECOND <br> - STANDARD $\pm 10 \mathrm{~V}$ AND $\pm 5 \mathrm{~V}$ INPUT RANGES <br> - DC PERFORMANCE OVER TEMP: No Missing Codes 1/2LSB Integral Linearity Error 3/4LSB Differential Linearity Error <br> - AC PERFORMANCE OVER TEMP: 72dB Signal-to-Noise Ratio 80dB Spurious-Free Dynamic Range -80dB Total Harmonic Distortion <br> - INTERNAL SAMPLE/HOLD, REFERENCE, CLOCK, AND THREE-STATE OUTPUTS <br> - POWER DISSIPATION: 215mW max <br> - PACKAGE: 24-Pin Single-Wide DIP 24-Lead SOIC
}


## DESCRIPTION

The ADS7800 is a complete 12 -bit sampling analog-todigital (A/D) converter using state-of-the-art CMOS structures. It contains a complete 12 -bit successive approximation A/D converter with internal sample/hold, reference, clock, digital interface for microprocessor control, and three-state output drivers.

The ADS7800 is specified at a 333 kHz sampling rate. Conversion time is factory set for $2.70 \mu \mathrm{~s}$ max over temperature, and the high-speed sampling input stage insures a total acquisition and conversion time of $3 \mu \mathrm{~s}$ max over temperature. Precision, laser-trimmed scaling resistors provide industry-standard input ranges of $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$.
AC and DC performance are completely specified. Two grades based on linearity and dynamic performance are available to provide the optimum price/performance fit in a wide range of applications.
The 24 -pin ADS7800 is available in plastic and sidebraze hermetic $0.3^{\prime \prime}$ wide DIPs, and in an SOIC package. It operates from a +5 V supply and either a -12 V or -15 V supply. The ADS7800 is available in grades specified over $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature ranges.


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^0]
## SPECIFICATIONS

## ELECTRICAL

At $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, Sampling Frequency, $\mathrm{f}_{\mathrm{S}},=333 \mathrm{kHz},-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V}$, unless otherwise specified.


## SPECIFICATIONS (CONT)

## ELECTRICAL

At $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, Sampling Frequency, $\mathrm{f}_{\mathrm{S}},=333 \mathrm{kHz},-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V}$, unless otherwise specified.

| PARAMETER | CONDITIONS | ADS7800JP/JU/AH |  |  | ADS $7800 \mathrm{KP/KU} / \mathrm{BH}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specification | JP/JU/KP/KU | 0 |  | +70 | * |  | * | ${ }^{\circ} \mathrm{C}$ |
|  | AH/BH | -40 |  | +85 | * |  | * | ${ }^{\circ} \mathrm{C}$ |
| Operating | JP/KP/JU/KU | -40 |  | +85 | * |  | * | ${ }^{\circ} \mathrm{C}$ |
| Storage |  | -65 |  | +150 | * |  | * | ${ }^{\circ} \mathrm{C}$ |

* Same as specification for ADS7800JP/JU/AH.

NOTES: (1) Adjustable to zero with external potentiometer. (2) LSB means Least Significant Bit. For ADS7800, $1 \mathrm{LSB}=2.44 \mathrm{mV}$ for the $\pm 5 \mathrm{~V}$ range, $1 \mathrm{LSB}=$ 4.88 mV for the $\pm 10 \mathrm{~V}$ range. (3) Noise was characterized over temperature near full scale, 0 V , and negative full scale. 0.1 LSB represents a typical rms level of noise at the worst case, which was near full scale input at $+125^{\circ} \mathrm{C}$. (4) All specifications in dB are referred to a full-scale input, either $\pm 10 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$. (5) For full scale step input, 12-bit accuracy attained in specified time. (6) Recovers to specified performance in specified time after $2 \times \mathrm{F}_{\mathrm{S}}$ input overvoltage.

## ABSOLUTE MAXIMUM RATINGS

| - $\mathrm{V}_{\text {S }}$ to ANALOG COMMON | . -16.5 V |
| :---: | :---: |
| $\mathrm{V}_{\text {S }}$ to DIGITAL COMMON | +7V |
| Pin $23\left(\mathrm{~V}_{\mathrm{SD}}\right)$ to Pin $24\left(\mathrm{~V}_{\mathrm{SA}}\right)$ | $\pm 0.3 \mathrm{~V}$ |
| ANALOG COMMON to DIGITAL COMMON | $\pm 1 \mathrm{~V}$ |
| Control Inputs to DIGITAL COMMON | -0.3 to $\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}$ |
| Analog Input Voltage | . $\pm 20 \mathrm{~V}$ |
| Maximum Junction Temperature | $160^{\circ} \mathrm{C}$ |
| Internal Power Dissipation | 750 mW |
| Lead Temperature (soldering, 10s) | $\ldots . .300^{\circ} \mathrm{C}$ |
| Thermal Resistance, $\theta_{\mathrm{JA}}$ : |  |
| Plastic DIP | .. $100^{\circ} \mathrm{C} / \mathrm{W}$ |
| SOIC | . $100^{\circ} \mathrm{C} / \mathrm{W}$ |
| Ceramic | .. $50^{\circ} \mathrm{C} / \mathrm{W}$ |

## PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet.

## ELECTROSTATIC DISCHARGE SENSITIVITY

The ADS7800 is an ESD (electrostatic discharge) sensitive device. The digital control inputs have a special FET structure, which turns on when the input exceeds the supply by 18 V , to minimize ESD damage. However, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. When not in use, devices must be stored in conductive foam or shunts. The protective foam should be discharged to the destination socket before devices are removed.

## PIN ASSIGNMENTS

| PIN \# | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | IN1 | $\pm 10 \mathrm{~V}$ Analog Input. Connected to GND for $\pm 5 \mathrm{~V}$ range. |
| 2 | IN2 | $\pm 5 \mathrm{~V}$ Analog Input. Connected to GND for $\pm 10 \mathrm{~V}$ range. |
| 3 | REF | +2 V Reference Output. Bypass to GND with $22 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ Tantalum. Buffer for external loads. |
| 4 | AGND | Analog Ground. Connect to pin 13. |
| 5 | D11 | Data Bit 11. Most Significant Bit (MSB). |
| 6 | D10 | Data Bit 10. |
| 7 | D9 | Data Bit 9. |
| 8 | D8 | Data Bit 8. |
| 9 | D7 | Data Bit 7 if HBE is LOW; LOW if HBE is HIGH. |
| 10 | D6 | Data Bit 6 if HBE is LOW; LOW if HBE is HIGH. |
| 11 | D5 | Data Bit 5 if HBE is LOW; LOW if HBE is HIGH. |
| 12 | D4 | Data Bit 4 if HBE is LOW; LOW if HBE is HIGH. |
| 13 | DGND | Digital Ground. Connect to pin 4. |
| 14 | D3 | Data Bit 3 if HBE is LOW; Data Bit 11 if HBE is HIGH. |
| 15 | D2 | Data Bit 2 if HBE is LOW; Data Bit 10 if HBE is HIGH. |
| 16 | D1 | Data Bit 1 if HBE is LOW; Data Bit 9 if HBE is HIGH. |
| 17 | D0 | Data Bit 0 if HBE is LOW. Least Significant Bit (LSB); Data Bit 8 if HBE is HIGH. |
| 18 | HBE | High Byte Enable. When held LOW, data output as 12 bits in parallel. When held HIGH, four MSBs presented on pins 14-17, pins 9-12 output LOWs. Must be LOW to initiate conversion. |
| 19 | R/C | Read/Convert. Falling edge initiates conversion when $\overline{\mathrm{CS}}$ is LOW, HBE is LOW, and $\overline{B U S Y}$ is HIGH. |
| 20 | $\overline{\mathrm{CS}}$ | Chip Select. Outputs in Hi-Z state when HIGH. Must be LOW to initiate conversion or read data. |
| 21 | $\overline{\text { BUSY }}$ | Busy. Output LOW during conversion. Data valid on rising edge in Convert Mode. |
| 22 | $-\mathrm{V}_{S}$ | Negative Power Supply. -12V or -15 V . Bypass to GND. |
| 23 | $\mathrm{V}_{\text {SD }}$ | Positive Digital Power Supply. +5 V . Connect to pin 24, and bypass to GND. |
| 24 | $\mathrm{V}_{\text {SA }}$ | Positive Analog Power Supply. +5V. Connect to pin 23, and bypass to GND. |

PIN CONFIGURATION
Top View
DIP/SOIC


## TYPICAL PERFORMANCE CURVES

At $+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. All plots use 1024 point FFT .







## THEORY OF OPERATION

The ADS7800 combines the advantages of advanced CMOS technology (logic density, stable capacitors, and good analog switches) with Burr-Brown's proven skills in lasertrimmed thin-film resistors to provide a complete sampling A/D converter.
A basic charge-redistribution successive approximation architecture converts analog input voltages into digital words. Figure 1 shows the operation of a simplified 3-bit charge redistribution A/D. Precision laser-trimmed scaling resistors at the input divide standard input ranges ( $\pm 10 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$ for the ADS7800) into levels compatible with the CMOS characteristics of the internal capacitor array.
While in the sampling mode, the capacitor array switch for the MSB capacitor $\left(\mathrm{S}_{1}\right)$ is in position " S ", so that the charge on the MSB capacitor is proportional to the voltage level of the analog input signal, and the remaining array switches ( $\mathrm{S}_{2}$ and $S_{3}$ ) are set to position " $R$ " to provide an accurate bipolar offset from the reference source REF. At the same time, switch $\mathrm{S}_{\mathrm{C}}$ is also in the closed position to auto-zero any offset errors in the CMOS comparator.
When a convert command is received, switch $S_{1}$ is opened to trap a charge on the MSB capacitor proportional to the input level at the time of the sampling command, switches $S_{2}$ and $S_{3}$ are opened to trap an offset charge, and switch $\mathrm{S}_{\mathrm{C}}$ is opened to float the comparator input. The charge trapped on the capacitor array can now be moved between the three capacitors in the array by connecting switches $S_{1}$, $S_{2}$ and $S_{3}$ to positions " $R$ " (to connect to REF) or " $G$ " (to connect to GND) successively, changing the voltage generated at the comparator input node.

The first approximation connects the MSB capacitor via switch $S_{1}$ to REF, while switches $S_{2}$ and $S_{3}$ are connected to GND. Depending on whether the comparator output is HIGH or LOW, the logic will then latch $S_{1}$ in position "R" or "G", and moves on to make the next approximation by connecting $S_{2}$ to REF and $S_{3}$ to GND. When the three successive approximation steps are made for this simple converter, the voltage level at the comparator will be within $1 / 2 \mathrm{LSB}$ of GND, and the data output word will be based on reading the positions of $S_{1}, S_{2}$ and $S_{3}$.


FIGURE 1. 3-Bit Charge Redistribution A/D.


FIGURE 2. Basic $\pm 10 \mathrm{~V}$ Operation.

## OPERATION

## BASIC OPERATION

Figure 2 shows the simple hookup circuit required to operate the ADS7800 in a $\pm 10 \mathrm{~V}$ range in the Convert Mode. A convert command arriving on pin $19, \mathrm{R} / \overline{\mathrm{C}}$, (a pulse taking pin 19 LOW for a minimum of 40 ns ) puts the ADS7800 in the hold mode, and a conversion is started. Pin 21, $\overline{\mathrm{BUSY}}$, will be held LOW during the conversion, and rises only after the conversion is completed and the data has been transferred to the output latches. Thus, the rising edge of the signal on pin 21 can be used to read the data from the conversion. Also, during conversion, the $\overline{\text { BUSY }}$ signal puts the output data lines in Hi-Z states and inhibits input lines. This means that pulses on pin 19 are ignored, so that new conversions cannot be initiated during a conversion, either as a result of spurious signals or to short-cycle the ADS7800.

In the Read Mode, the input to pin 19 is kept normally LOW, and a HIGH pulse is used to read data and initiate a conversion. In this mode, the rising edge of $\mathrm{R} / \overline{\mathrm{C}}$ on pin 19 will enable the output data pins, and the data from the previous conversion becomes valid. The falling edge then puts the ADS7800 in a hold mode, and initiates a new conversion.
The ADS7800 will begin acquiring a new sample as soon as the conversion is completed, even before the BUSY output rises on pin 21 , and will track the input signal until the next conversion is started, whether in the Convert Mode or the Read Mode.


FIGURE 3. Acquisition and Conversion Timing.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{DBC}}$ | $\overline{\mathrm{BUSY}}$ delay from R/C |  | 80 | 150 | ns |
| $\mathrm{t}_{\mathrm{B}}$ | $\overline{\mathrm{BUSY}}$ Low |  | 2.5 | 2.7 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{AP}}$ | Aperture Delay |  | 13 |  | ns |
| $\Delta \mathrm{t}_{\mathrm{AP}}$ | Aperture Jitter |  | 150 |  | $\mathrm{ps}, \mathrm{rms}$ |
| $\mathrm{t}_{\mathrm{C}}$ | Conversion Time |  | 2.47 | 2.70 | $\mu \mathrm{~s}$ |

TABLE I. Acquisition and Conversion Timing.

For use with an 8 -bit bus, the data can be read out in two bytes under the control of pin 18, HBE. With a LOW input on pin 18 , at the end of a conversion, the 8 LSBs of data are loaded into the latches on pins 9 through 12 and 14 through 17. Taking pin 18 HIGH then loads the 4 MSBs on pins 14 through 17, with pins 9 through 12 being forced LOW.

## ANALOG INPUT RANGES

The ADS7800 offers two standard bipolar input ranges: $\pm 10 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$. If a $\pm 10 \mathrm{~V}$ range is required, the analog input signal should be connected to pin 1. A signal requiring a $\pm 5 \mathrm{~V}$ range should be connected to pin 2 . In either case, the other pin of the two must be grounded or connected to the adjustment circuits described in the section on calibration. (See Figures 4 and 5, or 10 and 11.)

## CONTROLLING THE ADS7800

The ADS7800 can be easily interfaced to most micropro-cessor-based and other digital systems. The microprocessor may take full control of each conversion, or the ADS7800 may operate in a stand-alone mode, controlled only by the $R / \bar{C}$ input. Full control consists of initiating the conversion and reading the output data at user command, transmitting data either all 12-bits in one parallel word, or in two 8-bit bytes. The three control inputs ( $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}$ and HBE) are all TTL/CMOS compatible. The functions of the control lines are shown in Table II.

| $\overline{\text { CS }}$ | R/ $\overline{\mathbf{C}}$ | HBE | BUSY | OPERATION |
| :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | 1 | None - Outputs in Hi-Z State. |
| 0 | $1 \downarrow 0$ | 0 | 1 | Holds Signal and Initiates Conversion. |
| 0 | 1 | 0 | 1 | Output Three-State Buffers Enabled once Conversion has Finished. |
| 0 | 1 | 1 | 1 | Enable Hi-Byte in 8 -bit Bus Mode. |
| 0 | $1 \downarrow 0$ | 1 | 1 | Inhibit Start of Conversion. |
| 0 | 0 | 1 | 1 | None - Outputs in Hi-Z State. |
| X | X | X | 0 | Conversion in Progress. Outputs Hi-Z State. New Conversion Inhibited until Present Conversion has Finished. |

TABLE II. Control Line Functions.

For stand-alone operation, control of the ADS7800 is accomplished by a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. In this mode, $\overline{\mathrm{CS}}$ and HBE are connected to GND. The output data are presented as 12 -bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability.
Conversion is initiated by a HIGH-to-LOW transition on $\mathrm{R} / \overline{\mathrm{C}}$. The three-state data output buffers are enabled when $\mathrm{R} / \overline{\mathrm{C}}$ is HIGH and $\overline{\mathrm{BUSY}}$ is HIGH. Thus, there are two possible modes of operation: conversion can be initiated with either positive or negative pulses. In either case, the $\mathrm{R} / \overline{\mathrm{C}}$ pulse must remain LOW a minimum of 40 ns .
Figure 6 illustrates timing when conversion is initiated by an R/C pulse which goes LOW and returns HIGH during the conversion. In this case (Convert Mode), the three-state outputs go into the $\mathrm{Hi}-\mathrm{Z}$ state in response to the falling edge of $\mathrm{R} / \overline{\mathrm{C}}$, and are enabled for external access of the data after completion of the conversion.
Figure 7 illustrates the timing when conversion is initiated by a positive $\mathrm{R} / \overline{\mathrm{C}}$ pulse. In this mode (Read Mode), the output data from the previous conversion is enabled during the HIGH portion of R/C. A new conversion starts on the falling edge of $R / \bar{C}$, and the three-state outputs return to the Hi-Z state until the next occurrence of a HIGH on R/C.

## CONVERSION START

A conversion is initiated on the ADS7800 only by a negative transition occurring on $\mathrm{R} / \overline{\mathrm{C}}$, as shown in Table I. No other combination of states or transitions will initiate a conversion. Conversion is inhibited if either $\overline{\mathrm{CS}}$ or HBE are HIGH, or if $\overline{\mathrm{BUSY}}$ is LOW. $\overline{\mathrm{CS}}$ and HBE should be stable a minimum of 25 ns prior to the transition on $\mathrm{R} / \overline{\mathrm{C}}$. Timing relationships for start of conversion are illustrated in Figure 8.

The BUSY output indicates the current state of the converter by being LOW only during conversion. During this time the three-state output buffers remain in a $\mathrm{Hi}-\mathrm{Z}$ state, and therefore data cannot be read during conversion. During this period, additional transitions on the three digital inputs ( $\overline{\mathrm{CS}}$, $\mathrm{R} / \overline{\mathrm{C}}$ and HBE) will be ignored, so that conversion cannot be prematurely terminated or restarted.

## INTERNAL CLOCK

The ADS7800 has an internal clock that is factory trimmed to achieve a typical conversion time of $2.47 \mu \mathrm{~s}$, and a maximum conversion time over the full operating temperature range of $2.7 \mu \mathrm{~s}$. No external adjustments are required, and with the guaranteed maximum acquisition time of 300 ns , throughput performance is assured with convert pulses as close as $3 \mu \mathrm{~s}$.

## READING DATA

After conversion is initiated, the output buffers remain in a $\mathrm{Hi}-\mathrm{Z}$ state until the following three logic conditions are simultaneously met: R/ $\overline{\mathrm{C}}$ is HIGH, $\overline{\mathrm{BUSY}}$ is HIGH and $\overline{\mathrm{CS}}$ is LOW. Upon satisfaction of these conditions, the data lines are enabled according to the state of HBE. See Figure 9 and Table III for timing relationships and specifications.

## CALIBRATION

OPTIONAL EXTERNAL GAIN AND OFFSET TRIM
Offset and full-scale errors may be trimmed to zero using external offset and full-scale trim potentiometers connected to the ADS7800 as shown in Figures 10 and 11.
If adjustment of offset and full scale is not required, connections as shown in Figures 4 and 5 should be used.


FIGURE 4. $\pm 10 \mathrm{~V}$ Range Without Trims.


FIGURE 5. $\pm 5 \mathrm{~V}$ Range Without Trims.

## CALIBRATION PROCEDURE

First, trim offset, by applying at the input (pin 1 or 2) the mid-point transition voltage $(-2.44 \mathrm{mV}$ for the $\pm 10 \mathrm{~V}$ range, -1.22 mV for the $\pm 5 \mathrm{~V}$ range.) With the ADS7800 converting continually, adjust potentiometer $\mathrm{R}_{1}$ until the MSB (D11 on pin 5) is toggling alternately HIGH and LOW.
Next adjust full scale, by applying at the input a DC input signal that is $3 / 2 \mathrm{LSB}$ below the nominal full scale voltage $(+9.9927 \mathrm{~V}$ for the $\pm 10 \mathrm{~V}$ range, +4.9963 V for the $\pm 5 \mathrm{~V}$ range.) With the ADS7800 converting continually, adjust $\mathrm{R}_{2}$ until the LSB (D0 on pin 17) is toggling HIGH and LOW with all of the other bits HIGH.

## LAYOUT CONSIDERATIONS

Because of the high resolution and linearity of the ADS7800, system design problems such as ground path resistance and contact resistance become very important.

## ANALOG SIGNAL SOURCE IMPEDANCE

The input resistance of the ADS 7800 is $6.3 \mathrm{k} \Omega$ or $4.2 \mathrm{k} \Omega$ (for the $\pm 10 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ ranges respectively.) To avoid introducing distortion, the source resistance must be very low, or constant with signal level. The output impedance provided by most op amps is ideal.

Pins $23\left(\mathrm{~V}_{\mathrm{SD}}\right)$ and $24\left(\mathrm{~V}_{\mathrm{SA}}\right)$ are not connected internally on the ADS7800, to maximize accuracy on the chip. They should be connected together as close as possible to the unit.


FIGURE 6. Convert Mode: R/ $\overline{\mathrm{C}}$ Pulse LOW - Outputs Enabled After Conversion.


FIGURE 7. Read Mode: R/C Pulse HIGH— Outputs Enabled Only When R/言 is High.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w}}$ | R/C Pulse Width | 40 | 10 |  | ns |
| $\mathrm{t}_{\text {DBC }}$ | $\overline{\text { BUSY }}$ delay from R/C |  | 80 | 150 | ns |
| $\mathrm{t}_{\mathrm{B}}$ | $\overline{\text { BUSY LOW }}$ |  | 2.5 | 2.7 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{AP}}$ | Aperture Delay |  | 13 |  | ns |
| $\Delta t_{\text {AP }}$ | Aperture Jitter |  | 150 |  | ps, rms |
| $\mathrm{t}_{\mathrm{C}}$ | Conversion Time |  | 2.47 | 2.70 | $\mu \mathrm{s}$ |
| $t_{\text {DBE }}$ | $\overline{\text { BUSY }}$ from End of Conversion |  | 100 |  | ns |
| $t_{\text {DB }}$ | BUSY Delay after Data Valid | 25 | 75 | 200 | ns |
| $\mathrm{t}_{\mathrm{A}}$ | Acquisition Time |  | 130 | 300 | ns |
| $t_{A}+t_{C}$ | Throughput Time |  | 2.6 | 3.0 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{HDR}}$ | Valid Data Held After R/C LOW | 20 | 50 |  | ns |
| $t_{s}$ | $\overline{\mathrm{CS}}$ or HBE LOW before R/D Falls | 25 | 5 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | $\overline{\mathrm{CS}}$ or HBE LOW after R/C Falls | 25 | 0 |  | ns |
| $t_{D D}$ | Data Valid from $\overline{\mathrm{CS}}$ LOW, R/ $\overline{\mathrm{C}}$ HIGH, and HBE in Desired State (Load $=100 \mathrm{pF}$ ) |  | 65 | 150 | ns |
| $\mathrm{t}_{\mathrm{HDR}}$ | Valid Data Held After R/C Low | 20 | 50 |  | ns |
| $t_{\text {HL }}$ | Delay to Hi-Z State after R/C Falls or $\overline{\mathrm{CS}}$ Rises ( $3 \mathrm{k} \Omega$ Pullup or Pulldown) |  | 50 | 150 | ns |

TABLE III. Timing Specifications ( $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ ).


FIGURE 8. Conversion Start Timing.

Pin 24 may be slightly more sensitive than pin 23 to supply variations, but to maintain maximum system accuracy, both should be well isolated from digital supplies with wide load variations.

To limit the effects of digital switching elsewhere in a system on the analog performance of the system, it often makes sense to run a separate +5 V supply conductor from the supply regulator to any analog components requiring +5 V , including the ADS7800.
The $V_{S}$ pins (23 and 24) should be connected together and bypassed with a parallel combination of a $6.8 \mu \mathrm{~F}$ tantalum capacitor and a $0.1 \mu \mathrm{~F}$ ceramic capacitor located close to the converter to obtain noise-free operation. (See Figure 2.) The $-\mathrm{V}_{\mathrm{S}}$ pin 22 should be bypassed with a $1 \mu \mathrm{~F}$ tantalum capacitor, again as close as possible to the ADS7800.
Noise on the power supply lines can degrade converter performance, especially noise and spikes from a switching power supply. Appropriate supplies or filters must be used.
The GND pins (4 and 13) are also separated internally, and should be directly connected to a ground plane under the
converter if at all possible. A ground plane is usually the best solution for preserving dynamic performance and reducing noise coupling into sensitive converter circuits. Where any compromises must be made, the common return of the analog input signal should be referenced to pin 4, AGND, on the ADS7800, which prevents any voltage drops that might occur in the power supply common returns from appearing in series with the input signal.
Coupling between analog input and digital lines should be minimized by careful layout. For instance, if the lines must cross, they should do so at right angles. Parallel analog and digital lines should be separated from each other by a pattern connected to common.
If external full scale and offset potentiometers are used, the potentiometers and related resistors should be located as close to the ADS7800 as possible.


FIGURE 9. Read Cycle Timing.

## REFERENCE BYPASS

Pin 3 (REF) should be bypassed with a $22 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ tantalum capacitor. A rated working voltage of 2 V or more is acceptable here. This pin is used to enhance the system accuracy of the internal reference circuit, and is not recommended for driving external signals. If there are important system reasons for using the ADS7800 reference externally, the output of pin 3 must be appropriately buffered.

## "HOT SOCKET" PRECAUTION

Two separate $+5 \mathrm{~V}_{\mathrm{S}}$ pins, 23 and 24 , are used to minimize noise caused by digital transients. If one pin is powered and the other is not, the ADS7800 may "Latch Up" and draw excessive current. In normal operation, this is not a problem because both pins will be soldered together. However, during evaluation, incoming inspection, repair, etc., where the potential of a "Hot Socket" exists, care should be taken to power the ADS7800 only after it has been socketed.


FIGURE 10. $\pm 10$ V Range With External Trims.

## MINIMIZING "GLITCHES"

Coupling of external transients into an A/D converter can cause errors which are difficult to debug. In addition to the discussions earlier on layout considerations for supplies, bypassing and grounding, there are several other useful steps that can be taken to get the best analog performance out of a system using the ADS7800. These potential system problem sources are particularly important to consider when developing a new system, and looking for the causes of errors in breadboards.
First, care should be taken to avoid glitches during critical times in the sampling and conversion process. Since the ADS7800 has an internal sample/hold function, the signal that puts it into the hold state $(\mathrm{R} / \overline{\mathrm{C}}$ going LOW) is critical, as it would be on any sample/hold amplifier. The R/C falling edge should be sharp and have minimal ringing, especially during the 20 ns after it falls.
Although not normally required, it is also good practice to avoid glitching the ADS7800 while bit decisions are being made. Since the above discussion calls for a fast, clean rise and fall on $R / \bar{C}$, it makes sense to keep the rising edge of the convert pulse outside the time when bit decisions are being made. In other words, the convert pulse should either be short (under 100 ns so that it transitions before the MSB decision), or relatively long (over $2.75 \mu$ s to transition after the LSB decision).


FIGURE 11. $\pm 5$ V Range With External Trims.

Next, although the data outputs are forced into a Hi-Z state during conversion, fast bus transients can still be capacitively coupled into the ADS7800. If the data bus experiences fast transients during conversion, these transients can be attenuated by adding a logic buffer to the data outputs. The $\overline{\text { BUSY }}$ output can be used to enable the buffer.
Naturally, transients on the analog input signal are to be avoided, especially at times within $\pm 20 \mathrm{~ns}$ of $\mathrm{R} / \overline{\mathrm{C}}$ going LOW, when they may be trapped as part of the charge on the capacitor array. This requires careful layout of the circuit in front of the ADS7800.

Finally, in multiplexed systems, the timing on when the multiplexer is switched may affect the analog performance of the system. In most applications, the multiplexer can be switched as soon as $\mathrm{R} / \overline{\mathrm{C}}$ goes LOW (with appropriate delays), but this may affect the conversion if the switched signal shows glitches or significant ringing at the ADS7800 input. Whenever possible, it is safer to wait until the conversion is completed before switching the multiplexer. The extremely fast acquisition time and conversion time of the ADS7800 make this practical in many applications.

| INPUT VOLTAGE RANGE AND LSB VALUES |  |  |  |
| :---: | :---: | :---: | :---: |
| Input Voltage Range Defined As: Analog Input Connected to Pin Pin Connected to GND One Least Significant Bit (LSB) | FSR/2 ${ }^{12}$ | $\begin{gathered} \pm 10 \mathrm{~V} \\ 1 \\ 2 \\ 20 \mathrm{~V} / 2^{12} \\ 4.88 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \pm 5 \mathrm{~V} \\ 2 \\ 1 \\ 10 \mathrm{~V} / 2^{12} \\ 2.44 \mathrm{mV} \end{gathered}$ |
| OUTPUT TRANSITION VALUES |  |  |  |
| $\begin{aligned} & \mathrm{FFE}_{\mathrm{H}} \text { to } \mathrm{FFF}_{\mathrm{H}} \\ & 7 \mathrm{FF}_{\mathrm{H}} \text { to } 800_{\mathrm{H}} \\ & 000_{\mathrm{H}} \text { to } 001_{\mathrm{H}} \end{aligned}$ | +Full Scale <br> Mid Scale <br> (Bipolar Zero) -Full Scale | $+10 \mathrm{~V}-3 / 2 \mathrm{LSB}$ +9.9927 V $0 \mathrm{~V}-1 / 2 \mathrm{LSB}$ -2.44 mV $-10 \mathrm{~V}+1 / 2 \mathrm{LSB}$ -9.9976 V | $\begin{gathered} +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +4.9963 \mathrm{~V} \\ 0 \mathrm{~V}-1 / 2 \mathrm{LSB} \\ -1.22 \mathrm{mV} \\ -5 \mathrm{~V}+1 / 2 \mathrm{LSB} \\ -4.9988 \mathrm{~V} \end{gathered}$ |

TABLE IV. Input Voltages, Transition Values, and LSB Values.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS7800AH | NRND | CDIP SB | JDN | 24 | 1 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | AU | N/ A for Pkg Type |  | ADS7800AH |  |
| ADS7800BH | NRND | CDIP SB | JDN | 24 | 1 | Green (RoHS \& no Sb/Br) | AU | N / A for Pkg Type |  | ADS7800BH |  |
| ADS7800JU | ACTIVE | SOIC | DW | 24 | 25 | TBD | Call TI | Call TI | -40 to 85 | ADS7800JU | Samples |
| ADS7800JU/1K | ACTIVE | SOIC | DW | 24 | 1000 | TBD | Call TI | Call TI | -40 to 85 | ADS7800JU | Samples |
| ADS7800JU/1KE4 | ACTIVE | SOIC | DW | 24 | 1000 | TBD | Call TI | Call TI | -40 to 85 | ADS7800JU | Samples |
| ADS7800JUE4 | ACTIVE | SOIC | DW | 24 | 25 | TBD | Call TI | Call TI | -40 to 85 | ADS7800JU | Samples |
| ADS7800KU | ACTIVE | SOIC | DW | 24 | 25 | TBD | Call TI | Call TI | -40 to 85 | ADS7800KU | Samples |
| ADS7800KUE4 | ACTIVE | SOIC | DW | 24 | 25 | TBD | Call TI | Call TI | -40 to 85 | ADS7800KU | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. Tl may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. II and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annul basis.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Leads within $0.005(0.13)$ radius of true position (TP) at gage plane with maximum material condition and unit installed.
D. The Package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads.
Outlines on which the seating plane is coincident with the plane (standoff $=0$ ), terminal lead standoffs are not required, and lead shoulder may equal lead width along any part of the lead above the seating/base plane.
F. A visual index feature must be located within the cross-hatched area.

DW (R-PDSO-G24) PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AD.

## IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

Tl's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.
Tl's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate Tl products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.
Tl's provision of TI Resources does not expand or otherwise alter Tl's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such Tl Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .
TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify Tl and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.


[^0]:    All trademarks are the property of their respective owners.

