ADS1291
ADS1292
ADS1292R

## 用于生物电势测量的低功耗，2通道，24 位模拟前端 <br> 查询样品：ADS1291，ADS1292，ADS1292R

## 特性

－两个低噪声可编程增益放大器（PGA）和
两个高分别率模数转换器（ADC）
（ADS1292 和 ADS1292R）

- 低功耗：每通道 $335 \mu \mathrm{~W}$
- 输入参考噪音： $8 \mu \mathrm{~V}_{\mathrm{PP}}$
（ 150 Hz BW， $\mathrm{G}=6$ ）
- 输入偏置电流：200pA
- 数据速率：125SPS 至 8kSPS
- 共模抑制比（CMRR）：－105dB
- 可编程增益：1，2，3，4，6， 8 或 12
- 电源：单极或者双极
- 模拟：2．7V 至 5.25 V
- 数字：1．7V 至 3．6V
- 内置右腿驱动放大器，持续断线检测，测试信号
- 集成型呼吸阻抗测量（ADS1292R）
- 内置振荡器与参考
- 灵活的断电，待机模式
- 串行外设接口（SPI）${ }^{\mathrm{TM}}$－兼容串口
- 工作温度范围：$-40^{\circ} \mathrm{C}$ 至 $+85^{\circ} \mathrm{C}$


## 应用范围

- 医疗测量仪器（心电图（ECG））包括：
- 病人看护：动态心电图（Holter），事件，应激，和包括心电图（ECG）在内的生命体征，自动体外除颤器，和远程医疗
－体育运动和健身
（心率，呼吸，和 ECG）
－高精度，同步，多通道信号采集


## 说明

ADS1291，ADS1292，和 ADS1292R 是多通道，同步采样，24位，三角积分 $(\Delta \Sigma)$ 模数转换器（ADC），此转换器具有内置的可编程增益放大器，内部参考，和一个板载振荡器。

ADS1291，ADS1292，和 ADS1292R 集合了所有便携式，低功率医疗心电图（ECG），体育运动，和健身应用所需的全部特性。

借助于其高集成度和出色的性
能，ADS1291，ADS1292，和 ADS1292R 可在大大减少尺寸，功耗，和总体成本的前提下实现可升级医疗仪器系统的创建。

ADS1291，ADS1292，和 ADS1292R 每通道具有灵活的输入复用器，此复用器能够独立连接至内部生成的信号以进行测试，温度，和持续断线检测。此外，可选择输入通道的任一配置生成右腿驱动（RLD）输出信号。ADS1291，ADS1292，和 ADS1292R 运行数据速率高达 8kSPS。Lead－off detection can be implemented internal to the device，using the device internal excitation current sink or source．ADS1292R版本包括一个完全集成的呼吸阻抗测量功能。

The devices are packaged in a $5-\mathrm{mm} \times 5-\mathrm{mm}, 32$－pin thin quad flat pack（TQFP）and a 4－mm x 4－mm，32－ pin quad flat pack with no leads（QFN）．额定运行温度范围 $-40^{\circ} \mathrm{C}$ 至 $+85^{\circ} \mathrm{C}$ 。


Please be aware that an important notice concerning availability，standard warranty，and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet．

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## FAMILY AND ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE OPTION | PACKAGE DESIGNATOR | NUMBER OF CHANNELS | ADC RESOLUTION | MAXIMUM SAMPLE RATE (kSPS) | OPERATING TEMPERATUR ERANGE | RESPIRATION CIRCUITRY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1291I | TQFP | PBS | 1 | 24 | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | No |
|  | QFN | RSM | 1 | 24 | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | No |
| ADS1292I | TQFP | PBS | 2 | 24 | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | No |
|  | QFN | RSM | 2 | 24 | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | No |
| ADS1292RI | TQFP | PBS | 2 | 24 | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Yes |
|  | QFN | RSM | 2 | 24 | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Yes |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over operating free-air temperature range, unless otherwise noted.

|  | VALUE | UNIT |
| :--- | :---: | :---: |
| AVDD to AVSS | -0.3 to +5.5 | V |
| DVDD to DGND | -0.3 to +3.9 | V |
| AVSS to DGND | -3 to +0.2 | V |
| Analog input to AVSS | AVSS -0.3 to AVDD +0.3 | V |
| Digital input to DVDD | DVSS -0.3 to DVDD +0.3 | V |
| Input current to any pin except supply pins | $\pm 10$ | mA |
| Input current | Momentary | $\pm 100$ |
|  | $\pm 10$ | mA |
| Operating temperature range | -40 to +85 | mA |
| Storage temperature range | -60 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum junction temperature (TJ) | $\pm 150$ | ${ }^{\circ} \mathrm{C}$ |
| ESD ratings | Human body model (HBM) <br> JEDEC standard 22, test method A114-C.01, all pins | $\pm 1000$ | | Charged device model (CDM) |
| :--- |
| JEDEC standard 22, test method C101, all pins |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

## ELECTRICAL CHARACTERISTICS

Minimum and maximum specifications apply from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications are at $+25^{\circ} \mathrm{C}$. All specifications are at $\operatorname{DVDD}=1.8 \mathrm{~V}, \mathrm{AVDD}-\mathrm{AVSS}=3 \mathrm{~V}^{(1)}, \mathrm{V}_{\text {REF }}=2.42 \mathrm{~V}$, external $\mathrm{f}_{\mathrm{CLK}}=512 \mathrm{kHz}$, data rate $=500 \mathrm{SPS}, \mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}{ }^{(2)}$, and gain $=6$, unless otherwise noted.

| PARAMETER | TEST CONDITIONS | ADS1291, ADS1292, ADS1292R | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | MIN TYP MAX |  |
| ANALOG INPUTS |  |  |  |
| Full-scale differential input voltage (AINP - AINN) |  | $\pm \mathrm{V}_{\text {REF }} /$ gain | V |
| Input common-mode range |  | See the Input Common-Mode Range subsection of the PGA Settings and Input Range section |  |
| Input capacitance |  | 20 | pF |
| Input bias current (PGA chop $=8 \mathrm{kHz}$ ) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, input $=1.5 \mathrm{~V}$ | $\pm 200$ | pA |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, input $=1.5 \mathrm{~V}$ | $\pm 1$ | nA |
|  | Chop rates other than 8 kHz | See Pace Detect section |  |
| DC input impedance | No pull-up or pull-down current source | 1000 | $\mathrm{M} \Omega$ |
|  | Current source lead-off detection (nA), $\text { AVSS }+0.3 \mathrm{~V}<\mathrm{AIN}<\text { AVDD }-0.3 \mathrm{~V}$ | 500 | $\mathrm{M} \Omega$ |
|  | Current source lead-off detection ( $\mu \mathrm{A}$ ), $\text { AVSS }+0.6 \mathrm{~V}<\text { AIN }<\text { AVDD }-0.6 \mathrm{~V}$ | 100 | $\mathrm{M} \Omega$ |
| PGA PERFORMANCE |  |  |  |
| Gain settings |  | 1, 2, 3, 4, 6, 8, 12 |  |
| Bandwidth | With a 4.7-nF capacitor on PGA output (see PGA Settings and Input Range section for details) | 8.5 | kHz |
| ADC PERFORMANCE |  |  |  |
| Resolution |  | 24 | Bits |
| Data rate | $\mathrm{f}_{\text {CLK }}=512 \mathrm{kHz}$ | 125 8000 | SPS |
| CHANNEL PERFORMANCE (DC Performance) |  |  |  |
| Input-referred noise | Gain $=6^{(3)}, 10$ seconds of data | 8 | $\mu \mathrm{V}_{\mathrm{PP}}$ |
|  | Gain $=6,256$ points, 0.5 seconds of data | $8 \quad 11$ | $\mu \mathrm{V}_{\mathrm{PP}}$ |
|  | Gain settings other than 6, data rates other than 500 SPS | See Noise Measurements section |  |
| Integral nonlinearity | Full-scale with gain $=6$, best fit | 2 | ppm |
| Offset error |  | $\pm 100$ | $\mu \mathrm{V}$ |
| Offset error drift |  | 2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Offset error with calibration |  | 15 | $\mu \mathrm{V}$ |
| Gain error | Excluding voltage reference error | $\pm 0.1 \pm 0.2$ | \% of FS |
| Gain drift | Excluding voltage reference drift | 2 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Gain match between channels |  | 0.2 | \% of FS |
| CHANNEL PERFORMANCE (AC performance) |  |  |  |
| CMRR Common-mode rejection ratio | $\mathrm{f}_{\mathrm{CM}}=50 \mathrm{~Hz}$ and $60 \mathrm{~Hz}^{(4)}$ | -105 -120 | dB |
| PSRR Power-supply rejection ratio | $\mathrm{f}_{\mathrm{PS}}=50 \mathrm{~Hz}$ and 60 Hz | 90 | dB |
| Crosstalk | $\mathrm{f}_{\mathrm{IN}}=50 \mathrm{~Hz}$ and 60 Hz | -120 | dB |
| SNR Signal-to-noise ratio | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{~Hz}$ input, gain $=6$ | 107 | dB |
| THD Total harmonic distortion | $10 \mathrm{~Hz},-0.5 \mathrm{dBFs}, \mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}$ | -104 | dB |
|  | $100 \mathrm{~Hz},-0.5 \mathrm{dBFs}, \mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}$ | -95 | dB |
|  | ADS1292R channel $1,10 \mathrm{~Hz},-0.5 \mathrm{dBFS}$, $\mathrm{C}_{\text {FILTER }}=47 \mathrm{nF}$ | -82 | dB |

(1) Performance is applicable for $5-\mathrm{V}$ operation as well. Production testing for limits is performed at 3 V .
(2) $\mathrm{C}_{\text {FILTER }}$ is the capacitor accross the PGA outputs; see the PGA Settings and Input Range section for details.
(3) Noise data measured in a 10 -second interval. Test not performed in production. Input-referred noise is calculated with input shorted (without electrode resistance) over a 10-second interval.
(4) CMRR is measured with a common-mode signal of AVSS +0.3 V to AVDD -0.3 V . The values indicated are the minimum of the two channels.

## ELECTRICAL CHARACTERISTICS (continued)

Minimum and maximum specifications apply from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications are at $+25^{\circ} \mathrm{C}$. All specifications are at $\operatorname{DVDD}=1.8 \mathrm{~V}, \mathrm{AVDD}-\mathrm{AVSS}=3 \mathrm{~V}^{(1)}, \mathrm{V}_{\mathrm{REF}}=2.42 \mathrm{~V}$, external $\mathrm{f}_{\mathrm{CLK}}=512 \mathrm{kHz}$, data rate $=500 \mathrm{SPS}, \mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}{ }^{(2)}$, and gain $=6$, unless otherwise noted.

| PARAMETER | TEST CONDITIONS | ADS1291, ADS1292, ADS1292R |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| DIGITAL FILTER |  |  |  |  |  |
| -3-dB bandwidth |  |  | $\mathrm{f}_{\mathrm{DR}}$ |  | Hz |
| Digital filter settling | Full setting |  | 4 |  | Conversions |
| RIGHT LEG DRIVE (RLD) AMPLIFIER |  |  |  |  |  |
| RLD integrated noise | BW $=150 \mathrm{~Hz}$ |  | 1.4 |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| GBP Gain bandwidth product | $50 \mathrm{k} \Omega$ \|| 10 pF load, gain $=1$ |  | 100 |  | kHz |
| SR Slew rate | $50 \mathrm{k} \Omega \\| 10 \mathrm{pF}$ load, gain $=1$ |  | 0.07 |  | V/us |
| THD Total harmonic distortion | $\mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}$, gain $=1$ |  | -85 |  | dB |
| CMIR Common-mode input range |  | AVSS + 0.3 |  | AVDD - 0.3 | V |
| Common-mode resistor matching | Internal 200-k』 resistor matching |  | 0.1 |  | \% |
| ISC Short-circuit current |  |  | 1.1 |  | mA |
| Quiescent power consumption |  |  | 5 |  | $\mu \mathrm{A}$ |
| LEAD-OFF DETECT |  |  |  |  |  |
| Frequency | See Register Map section for settings |  |  |  | kHz |
| Current | ILEAD_OFF [1:0] = 00 |  | 6 |  | nA |
|  | ILEAD_OFF [1:0] = 01 |  | 22 |  | nA |
|  | ILEAD_OFF [1:0] = 10 |  | 6 |  | $\mu \mathrm{A}$ |
|  | ILEAD_OFF [1:0] = 11 |  | 22 |  | $\mu \mathrm{A}$ |
| Current accuracy |  |  | $\pm 10$ |  | \% |
| Comparator threshold accuracy |  |  | $\pm 10$ |  | mV |
| RESPIRATION (ADS1292R) |  |  |  |  |  |
| Frequency | Internal source |  | 32, 64 |  | kHz |
|  | External source | 32 |  | 64 | kHz |
| Phase shift | See Register Map section for settings | 0 | 112.5 | 168.75 | Degrees |
| Impedance range | $\mathrm{I}_{\text {RESP }}=30 \mu \mathrm{~A}$ |  | 2000 | 10,000 | $\Omega$ |
| Impedance measurement noise | $0.05-\mathrm{Hz}$ to $2-\mathrm{Hz}$ brick wall filter, $32-\mathrm{kHz}$ modulation clock, phase $=112.5$, using $\mathrm{I}_{\text {RESP }}=30 \mu \mathrm{~A}$ with $2-\mathrm{k} \Omega$ baseline load, gain $=4$ |  | 40 |  | $m \Omega_{\text {PP }}$ |
| Maximum modulator current | Using Internal reference |  | 100 |  | $\mu \mathrm{A}$ |
| EXTERNAL REFERENCE |  |  |  |  |  |
| Reference input voltage | $3-\mathrm{V}$ supply $\mathrm{V}_{\text {REF }}=(\mathrm{VREFP}-\mathrm{VREFN})$ | 2 | 2.5 | VDD - 0.3 | V |
|  | $5-\mathrm{V}$ supply $\mathrm{V}_{\text {REF }}=(\mathrm{VREFP}-\mathrm{VREFN})$ | 2 | 4 | VDD - 0.3 | V |
| VREFN Negative input |  |  | AVSS |  | V |
| VREFP Positive input |  |  | + 2.5 |  | V |
| Input impedance |  |  | 120 |  | k ת |

## ELECTRICAL CHARACTERISTICS (continued)

Minimum and maximum specifications apply from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications are at $+25^{\circ} \mathrm{C}$. All specifications are at $\operatorname{DVDD}=1.8 \mathrm{~V}, \mathrm{AVDD}-\mathrm{AVSS}=3 \mathrm{~V}^{(1)}, \mathrm{V}_{\mathrm{REF}}=2.42 \mathrm{~V}$, external $\mathrm{f}_{\mathrm{CLK}}=512 \mathrm{kHz}$, data rate $=500 \mathrm{SPS}, \mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}{ }^{(2)}$, and gain $=6$, unless otherwise noted.

| PARAMETER |  |  | TEST CONDITIONS | ADS1291, ADS1292, ADS1292R |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| INTERNAL REFERENCE |  |  |  |  |  |  |  |
| Output voltage |  |  |  | Register bit CONFIG2.VREF_4V = 0 |  | 2.42 |  | V |
|  |  |  | Register bit CONFIG2.VREF_4V = 1 |  | 4.033 |  | V |
| Output current drive |  |  | Available for external use |  | 100 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {REF }}$ accuracy |  |  |  |  | $\pm 0.5$ |  | \% |
| Internal reference drift |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  | 45 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Start-up time |  |  | Settled to $0.2 \%$ with $10-\mu \mathrm{F}$ capacitor on VREFP pin |  | 100 |  | ms |
| Quiescent current consumption |  |  |  |  | 20 |  | $\mu \mathrm{A}$ |
| SYSTEM MONITORS |  |  |  |  |  |  |  |
| Analog supply reading error |  |  |  |  | 1 |  | \% |
| Digital supply reading error |  |  |  |  | 1 |  | \% |
| Device wake up |  |  | From power-supply ramp after power-on reset (POR) to DRDY low |  | 32 |  | ms |
|  |  |  | From power-down mode to $\overline{\text { DRDY }}$ low |  | 10 |  | ms |
|  |  |  | From STANDBY mode to DRDY low |  | 10 |  | ms |
| VCAP1 settling time |  |  | 1\% accuracy |  | 0.5 |  | $s$ |
| Temperature sensor reading |  | Voltage | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 145 |  | mV |
|  |  | Coefficient |  |  | 490 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| TEST SIGNAL |  |  |  |  |  |  |  |
| Signal frequency |  |  | See Register Map section for settings |  | and 1 Hz |  | Hz |
| Signal voltage |  |  | See Register Map section for settings |  | $\pm 1$ |  | mV |
| Accuracy |  |  |  |  | $\pm 2$ |  | \% |
| CLOCK |  |  |  |  |  |  |  |
| Internal oscillator clock frequency |  |  | Nominal frequency |  | 512 |  | kHz |
| Internal clock accuracy |  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\pm 0.5$ | \% |
|  |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  |  | $\pm 1.5$ | \% |
| Internal oscillator start-up time |  |  |  |  | 32 |  | $\mu \mathrm{s}$ |
| Internal oscillator power consumption |  |  |  |  | 30 |  | $\mu \mathrm{W}$ |
| External clock input frequency |  |  | CLKSEL pin $=0$, CLK_DIV $=0$ | 485 | 512 | 562.5 | kHz |
|  |  |  | CLKSEL pin $=0$, CLK_DIV $=1$ | 1.94 | 2.048 | 2.25 | MHz |
| DIGITAL INPUT/OUTPUT |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic level | $\begin{array}{\|l\|} \hline \text { DVDD }=1.8 \mathrm{~V} \text { to } \\ 3.6 \mathrm{~V} \\ \hline \end{array}$ |  | 0.8 DVDD | DVDD + 0.1 |  | V |
| $\mathrm{V}_{\text {IL }}$ |  | $\begin{aligned} & \text { DVDD = } 1.8 \mathrm{~V} \text { to } \\ & 3.6 \mathrm{~V} \end{aligned}$ |  | -0.1 | 0.2 DVDD |  | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  | $\begin{aligned} & \text { DVDD }=1.7 \mathrm{~V} \text { to } \\ & 1.8 \mathrm{~V} \end{aligned}$ |  | DVDD - 0.2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ |  | $\begin{aligned} & \text { DVDD }=1.7 \mathrm{~V} \text { to } \\ & 1.8 \mathrm{~V} \end{aligned}$ |  |  |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  | $\begin{aligned} & \text { DVDD = } 1.7 \mathrm{~V} \text { to } \\ & 3.6 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-500 \mu \mathrm{~A}$ | 0.9 DVDD |  |  | V |
| $\mathrm{V}_{\text {OL }}$ |  | $\begin{aligned} & \text { DVDD = } 1.7 \mathrm{~V} \text { to } \\ & 3.6 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=+500 \mu \mathrm{~A}$ |  |  | DVDD | V |
| $\mathrm{I}_{\mathrm{N}}$ |  | Input current | $0 \mathrm{~V}<\mathrm{V}_{\text {Digitallnput }}<$ DVDD | -10 |  | +10 | $\mu \mathrm{A}$ |
| POWER-SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |
| AVDD | Analog supply | AVDD - AVSS |  | 2.7 | 3 | 5.25 | V |
| DVDD | Digital supply | DVDD - DGND |  | 1.7 | 1.8 | 3.6 | V |
| AVDD - DVDD |  |  |  | -2.1 |  | 3.6 | V |

## ELECTRICAL CHARACTERISTICS (continued)

Minimum and maximum specifications apply from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications are at $+25^{\circ} \mathrm{C}$. All specifications are at $\operatorname{DVDD}=1.8 \mathrm{~V}, \mathrm{AVDD}-\mathrm{AVSS}=3 \mathrm{~V}^{(1)}, \mathrm{V}_{\mathrm{REF}}=2.42 \mathrm{~V}$, external $\mathrm{f}_{\mathrm{CLK}}=512 \mathrm{kHz}$, data rate $=500 \mathrm{SPS}, \mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}{ }^{(2)}$, and gain $=6$, unless otherwise noted.

| PARAMETER |  | TEST CONDITIONS | ADS1291, ADS1292, ADS1292R |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN TYP | MAX |  |
| SUPPLY CURRENT (RLD Amplifier Turned Off) |  |  |  |  |  |
| $\mathrm{I}_{\text {AVDD }}$ | ADS1292 and ADS1292R |  | AVDD - AVSS $=3 \mathrm{~V}$ | 205 |  | $\mu \mathrm{A}$ |
|  |  | AVDD - AVSS $=5 \mathrm{~V}$ | 250 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {DVDD }}$ | ADS1292 and ADS1292R | DVDD $=3.3 \mathrm{~V}$ | 75 |  | $\mu \mathrm{A}$ |
|  |  | DVDD $=1.8 \mathrm{~V}$ | 32 |  | $\mu \mathrm{A}$ |
| POWER DISSIPATION (Analog Supply = 3 V, RLD Amplifier Turned Off) |  |  |  |  |  |
| Quiescent power dissipation | ADS1292 and ADS1292R | Normal mode | 670 | 740 | $\mu \mathrm{W}$ |
|  |  | Standby mode | 160 |  | $\mu \mathrm{W}$ |
|  | ADS1291 | Normal mode | 450 | 495 | $\mu \mathrm{W}$ |
|  |  | Standby mode | 160 |  | $\mu \mathrm{W}$ |
| Quiescent power dissipation, per channel | ADS1292R | Normal mode | 335 |  | $\mu \mathrm{W}$ |
|  | ADS1292 | Normal mode | 335 |  | $\mu \mathrm{W}$ |
|  | ADS1291 | Normal mode | 450 |  | $\mu \mathrm{W}$ |
| POWER DISSIPATION (Analog Supply = 5 V, RLD Amplifier Turned Off) |  |  |  |  |  |
| Quiescent power dissipation | ADS1292 and ADS1292R | Normal mode | 1300 |  | $\mu \mathrm{W}$ |
|  |  | Standby mode | 340 |  | $\mu \mathrm{W}$ |
|  | ADS1291 | Normal mode | 950 |  | $\mu \mathrm{W}$ |
|  |  | Standby mode | 340 |  | $\mu \mathrm{W}$ |
| Quiescent power dissipation, per channel | ADS1292R | Normal mode | 670 |  | $\mu \mathrm{W}$ |
|  | ADS1292 | Normal mode | 670 |  | $\mu \mathrm{W}$ |
|  | ADS1291 | Normal mode | 860 |  | $\mu \mathrm{W}$ |
| POWER DISSIPATION IN POWER-DOWN MODE |  |  |  |  |  |
| Analog supply $=3 \mathrm{~V}$ | DVDD $=1.8 \mathrm{~V}$ |  | 1 |  | $\mu \mathrm{W}$ |
|  | DVDD $=3.3 \mathrm{~V}$ |  | 4 |  | $\mu \mathrm{W}$ |
| Analog supply $=5 \mathrm{~V}$ | DVDD $=1.8 \mathrm{~V}$ |  | 5 |  | $\mu \mathrm{W}$ |
|  | DVDD $=3.3 \mathrm{~V}$ |  | 10 |  | $\mu \mathrm{W}$ |
| TEMPERATURE |  |  |  |  |  |
| Specified temperature range |  |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Operating temperature range |  |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  |  | -60 | +150 | ${ }^{\circ} \mathrm{C}$ |

## THERMAL INFORMATION

| THERMAL METRIC ${ }^{(1)}$ |  | ADS1291, ADS1292, ADS1292R |  | UNITS |
| :---: | :---: | :---: | :---: | :---: |
|  |  | PBS (TQFP) | RSM (QFN) |  |
|  |  | 32 PINS | 32 PINS |  |
| $\theta_{\mathrm{JA}}$ | Junction-to-ambient thermal resistance | 68.4 | 33.7 | T/W |
| $\theta_{\text {JCtop }}$ | Junction-to-case (top) thermal resistance | 25.9 | 36.4 |  |
| $\theta_{\text {JB }}$ | Junction-to-board thermal resistance | 30.5 | 25.2 |  |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter | 0.5 | 0.2 |  |
| $\psi_{\text {JB }}$ | Junction-to-board characterization parameter | 24.3 | 7.4 |  |
| $\theta_{\text {JCbot }}$ | Junction-to-case (bottom) thermal resistance | n/a | 2.2 |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## PARAMETER MEASUREMENT INFORMATION

## NOISE MEASUREMENTS

The ADS1291, ADS1292, and ADS1292R noise performance can be optimized by adjusting the data rate and PGA setting. As the averaging is increased by reducing the data rate, the noise drops correspondingly. Increasing the programmable gain amplifier (PGA) value reduces the input-referred noise, which is particularly useful when measuring low-level biopotential signals. Table 1 through Table 8 summarize the ADS1291, ADS1292, and ADS1292R noise performance. The data are representative of typical noise performance at $T_{A}=$ $+25^{\circ} \mathrm{C}$. The data shown are the result of averaging the readings from multiple devices and are measured with the inputs shorted together. For the shown data rates, the ratio is approximately 6.6.
Table 1 through Table 8 show measurements taken with an internal reference. The data are also representative of the ADS1291, ADS1292, and ADS1292R noise performance when using a low-noise external reference such as the REF5025.

In Table 1 through Table 8, $\mu \mathrm{V}_{\text {RMs }}$ and $\mu \mathrm{V}_{\text {PP }}$ are measured values. SNR, noise-free bits, ENOB, and dynamic range are calculated with Equation 1, Equation 2, and Equation 3.
SNR $=$ ENOB $\times 6.02$
Noise-Free Bits $=2 \log \left(\frac{2 \text { V }_{\text {REF }}}{\text { Gain } \times \text { Peak-to-Peak Noise }}\right)$
ENOB $=2 \log \left(\frac{V_{\text {REF }}}{\sqrt{2} \times \text { Gain } \times \text { RMS Noise }}\right)$
Table 1. Input-Referred Noise ( $\mu \mathrm{V}_{\mathrm{RMS}} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 3-V Analog Supply and 2.42-V Reference ${ }^{(1)}$

|  |  |  | PGA GAIN = 1 |  |  |  |  | PGA GAIN = 2 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OF CONFIG1 REGISTER | DATA RATE (SPS) | $\begin{gathered} \text {-3-dB } \\ \text { BANDWIDTH } \\ \text { (Hz) } \end{gathered}$ | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 1.5 | 10.3 | 121.0 | 18.83 | 20.10 | 0.8 | 5.6 | 120.0 | 18.71 | 19.94 |
| 001 | 250 | 65.5 | 2.2 | 14.4 | 117.8 | 18.34 | 19.58 | 1.2 | 7.5 | 117.1 | 18.29 | 19.46 |
| 010 | 500 | 131 | 3.0 | 18.9 | 115.1 | 17.95 | 19.11 | 1.7 | 10.9 | 113.9 | 17.75 | 18.91 |
| 011 | 1000 | 262 | 4.6 | 30.8 | 111.3 | 17.25 | 18.49 | 2.5 | 15.6 | 110.6 | 17.23 | 18.37 |
| 100 | 2000 | 524 | 10.1 | 99 | 104.5 | 15.57 | 17.36 | 5.3 | 48 | 104.0 | 15.60 | 17.28 |
| 101 | 4000 | 1048 | 55.2 | 563 | 89.7 | 13.06 | 14.91 | 26.0 | 265 | 90.3 | 13.14 | 15.00 |
| 110 | 8000 | 2096 | 287.3 | 2930 | 75.4 | 10.68 | 12.53 | 144.1 | 1470 | 75.4 | 10.67 | 12.52 |
| 111 | NA | NA | - | - | - | - | - | - | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

Table 2. Input-Referred Noise ( $\mu \mathrm{V}_{\text {RMS }} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 3-V Analog Supply and 2.42-V Reference ${ }^{(1)}$

|  |  |  | PGA GAIN = 3 |  |  |  |  | PGA GAIN $=4$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OF CONFIG1 REGISTER | DATA RATE (SPS) | $\begin{gathered} \text {-3-dB } \\ \text { BANDWIDTH } \\ (\mathrm{Hz}) \end{gathered}$ | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 0.6 | 4.1 | 119.2 | 18.58 | 19.80 | 0.5 | 3.4 | 117.9 | 18.42 | 19.58 |
| 001 | 250 | 65.5 | 0.9 | 5.5 | 115.9 | 18.15 | 19.26 | 0.8 | 5.0 | 114.8 | 17.88 | 19.07 |
| 010 | 500 | 131 | 1.3 | 7.7 | 113.0 | 17.67 | 18.77 | 1.1 | 6.6 | 111.9 | 17.47 | 18.59 |
| 011 | 1000 | 262 | 1.9 | 12.0 | 109.5 | 17.02 | 18.19 | 1.6 | 10.3 | 108.7 | 16.83 | 18.06 |
| 100 | 2000 | 524 | 3.7 | 31 | 103.7 | 15.65 | 17.23 | 2.9 | 23 | 103.2 | 15.69 | 17.14 |
| 101 | 4000 | 1048 | 17.0 | 173 | 90.5 | 13.18 | 15.03 | 12.2 | 124 | 90.8 | 13.24 | 15.09 |
| 110 | 8000 | 2096 | 91.9 | 937 | 75.8 | 10.74 | 12.59 | 66.8 | 681 | 76.1 | 10.78 | 12.63 |
| 111 | NA | NA | - | - | - | - | - | - | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

Table 3. Input-Referred Noise ( $\mu \mathrm{V}_{\text {RMS }} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 3-V Analog Supply and 2.42-V Reference ${ }^{(1)}$

|  |  |  | PGA GAIN $=6$ |  |  |  |  | PGA GAIN = 8 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OF CONFIG1 REGISTER | DATA <br> RATE <br> (SPS) | $\begin{gathered} -3-\mathrm{dB} \\ \text { BANDWIDTH } \\ \text { (Hz) } \end{gathered}$ | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 0.5 | 3.0 | 115.9 | 18.04 | 19.26 | 0.4 | 2.6 | 114.0 | 17.82 | 18.94 |
| 001 | 250 | 65.5 | 0.7 | 4.1 | 112.8 | 17.58 | 18.73 | 0.6 | 3.9 | 111.0 | 17.22 | 18.44 |
| 010 | 500 | 131 | 0.9 | 5.6 | 109.9 | 17.14 | 18.25 | 0.8 | 5.5 | 108.0 | 16.75 | 17.93 |
| 011 | 1000 | 262 | 1.3 | 8.7 | 106.8 | 16.49 | 17.73 | 1.2 | 7.6 | 104.9 | 16.26 | 17.42 |
| 100 | 2000 | 524 | 2.2 | 16 | 102.1 | 15.64 | 16.96 | 2.0 | 14 | 100.7 | 15.36 | 16.72 |
| 101 | 4000 | 1048 | 7.5 | 77 | 91.5 | 13.34 | 15.19 | 5.5 | 56 | 91.7 | 13.39 | 15.24 |
| 110 | 8000 | 2096 | 42.7 | 436 | 76.4 | 10.84 | 12.69 | 31.3 | 319 | 76.6 | 10.88 | 12.73 |
| 111 | NA | NA | - | - | - | - | - | - | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

Table 4. Input-Referred Noise ( $\mu \mathrm{V}_{\text {RMS }} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 3-V Analog Supply and 2.42-V Reference ${ }^{(1)}$

| DR BITS OF CONFIG1 REGISTER | OUTPUT DATA RATE (SPS) | $\begin{gathered} \text {-3-dB } \\ \text { BANDWIDTH } \\ \text { (Hz) } \end{gathered}$ | PGA GAIN = 12 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 0.4 | 2.5 | 111.3 | 17.31 | 18.48 |
| 001 | 250 | 65.5 | 0.5 | 3.5 | 108.4 | 16.81 | 18.01 |
| 010 | 500 | 131 | 0.8 | 5.0 | 105.0 | 16.29 | 17.44 |
| 011 | 1000 | 262 | 1.1 | 6.9 | 102.1 | 15.82 | 16.97 |
| 100 | 2000 | 524 | 1.7 | 11 | 98.6 | 15.21 | 16.38 |
| 101 | 4000 | 1048 | 3.5 | 36 | 92.0 | 13.44 | 15.29 |
| 110 | 8000 | 2096 | 20.1 | 205 | 76.9 | 10.93 | 12.78 |
| 111 | NA | NA | 一 | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

Table 5. Input-Referred Noise ( $\mu \mathrm{V}_{\mathrm{RMS}} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 5-V Analog Supply and 4.033-V Reference ${ }^{(1)}$

| DR BITS | OUTPUT |  | PGA GAIN = 1 |  |  |  |  | PGA GAIN = 2 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OF CONFIG1 REGISTER | DATA RATE (SPS) | $\begin{gathered} \text {-3-dB } \\ \text { BANDWIDTH } \\ \text { (Hz) } \end{gathered}$ | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 1.6 | 10.2 | 124.9 | 19.58 | 20.75 | 0.9 | 5.4 | 124.3 | 19.50 | 20.65 |
| 001 | 250 | 65.5 | 2.2 | 13.3 | 122.3 | 19.20 | 20.31 | 1.2 | 8.1 | 121.3 | 18.91 | 20.15 |
| 010 | 500 | 131 | 3.1 | 18.9 | 119.3 | 18.69 | 19.82 | 1.7 | 10.6 | 118.2 | 18.52 | 19.63 |
| 011 | 1000 | 262 | 4.9 | 31.9 | 115.2 | 17.94 | 19.14 | 2.7 | 17.9 | 114.4 | 17.77 | 19.00 |
| 100 | 2000 | 524 | 15.5 | 167 | 105.2 | 15.55 | 17.48 | 7.5 | 80 | 105.5 | 15.62 | 17.53 |
| 101 | 4000 | 1048 | 89.6 | 959 | 90.0 | 13.03 | 14.95 | 45.0 | 481 | 89.9 | 13.02 | 14.94 |
| 110 | 8000 | 2096 | 460.1 | 4923 | 75.8 | 10.67 | 12.59 | 229.0 | 2450 | 75.8 | 10.67 | 12.59 |
| 111 | NA | NA | - | - | - | - | - | - | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

Table 6. Input-Referred Noise ( $\mu \mathrm{V}_{\mathrm{RMS}} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 5-V Analog Supply and 4.033-V Reference ${ }^{(1)}$

| DR BITS OF CONFIG1 REGISTER | OUTPUT DATA RATE (SPS) | $\begin{gathered} -3-\mathrm{dB} \\ \text { BANDWIDTH } \\ (\mathrm{Hz}) \end{gathered}$ | PGA GAIN = 3 |  |  |  |  | PGA GAIN = 4 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 0.6 | 4.2 | 123.4 | 19.28 | 20.50 | 0.5 | 3.6 | 122.3 | 19.08 | 20.32 |
| 001 | 250 | 65.5 | 0.9 | 5.7 | 120.7 | 18.82 | 20.04 | 0.7 | 4.8 | 119.5 | 18.66 | 19.86 |
| 010 | 500 | 131 | 1.3 | 8.4 | 117.3 | 18.27 | 19.49 | 1.1 | 7.4 | 116.2 | 18.04 | 19.31 |
| 011 | 1000 | 262 | 2.0 | 13.3 | 113.5 | 17.62 | 18.85 | 1.6 | 11.0 | 112.7 | 17.48 | 18.72 |
| 100 | 2000 | 524 | 5.1 | 53 | 105.3 | 15.61 | 17.49 | 3.9 | 38 | 105.2 | 15.67 | 17.47 |
| 101 | 4000 | 1048 | 28.7 | 307 | 90.3 | 13.08 | 15.00 | 20.7 | 222 | 90.6 | 13.14 | 15.06 |
| 110 | 8000 | 2096 | 149.3 | 1598 | 76.0 | 10.70 | 12.62 | 111.8 | 1196 | 76.0 | 10.71 | 12.63 |
| 111 | NA | NA | - | - | - | - | - | - | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

Table 7. Input-Referred Noise ( $\mu \mathrm{V}_{\text {RMS }} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 5-V Analog Supply and 4.033-V Reference ${ }^{(1)}$

| DR BITS |  |  | PGA GAIN $=6$ |  |  |  |  | PGA GAIN = 8 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OF CONFIG1 REGISTER | DATA RATE (SPS) | $\begin{gathered} -3-\mathrm{dB} \\ \text { BANDWIDTH } \\ (\mathrm{Hz}) \end{gathered}$ | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\mathrm{PP}}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 0.5 | 3.0 | 120.4 | 18.78 | 19.99 | 0.4 | 2.7 | 118.5 | 18.48 | 19.68 |
| 001 | 250 | 65.5 | 0.6 | 4.0 | 117.5 | 18.36 | 19.52 | 0.6 | 3.8 | 115.7 | 18.01 | 19.21 |
| 010 | 500 | 131 | 0.9 | 6.0 | 114.3 | 17.75 | 18.99 | 0.8 | 5.3 | 112.8 | 17.53 | 18.74 |
| 011 | 1000 | 262 | 1.4 | 8.8 | 110.8 | 17.20 | 18.41 | 1.2 | 8.1 | 109.5 | 16.92 | 18.19 |
| 100 | 2000 | 524 | 2.8 | 24 | 104.6 | 15.74 | 17.38 | 2.3 | 18 | 103.6 | 15.73 | 17.22 |
| 101 | 4000 | 1048 | 13.3 | 142 | 91.0 | 13.20 | 15.12 | 9.3 | 100 | 91.5 | 13.29 | 15.21 |
| 110 | 8000 | 2096 | 71.5 | 765 | 76.4 | 10.77 | 12.69 | 52.3 | 560 | 76.6 | 10.80 | 12.72 |
| 111 | NA | NA | - | - | - | - | - | - | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

Table 8. Input-Referred Noise ( $\mu \mathrm{V}_{\text {RMS }} / \mu \mathrm{V}_{\mathrm{PP}}$ ) 5-V Analog Supply and 4.033-V Reference ${ }^{(1)}$

| $\begin{gathered} \text { DR BITS } \\ \text { OF } \\ \text { CONFIG1 } \\ \text { REGISTER } \end{gathered}$ | OUTPUT DATA RATE (SPS) | $\begin{gathered} \text {-3-dB } \\ \text { BANDWIDTH } \\ \text { (Hz) } \\ \hline \end{gathered}$ | PGA GAIN = 12 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mu \mathrm{V}_{\text {RMS }}$ | $\mu \mathrm{V}_{\text {PP }}$ | SNR | NOISEFREE BITS | ENOB |
| 000 | 125 | 32.75 | 0.4 | 2.6 | 115.7 | 17.96 | 19.21 |
| 001 | 250 | 65.5 | 0.5 | 3.4 | 112.9 | 17.59 | 18.75 |
| 010 | 500 | 131 | 0.8 | 5.2 | 109.8 | 16.96 | 18.24 |
| 011 | 1000 | 262 | 1.1 | 6.9 | 106.6 | 16.56 | 17.70 |
| 100 | 2000 | 524 | 1.9 | 14 | 101.9 | 15.57 | 16.83 |
| 101 | 4000 | 1048 | 5.9 | 63 | 92.0 | 13.37 | 15.29 |
| 110 | 8000 | 2096 | 33.8 | 362 | 76.9 | 10.85 | 12.77 |
| 111 | NA | NA | - | - | - | - | - |

(1) At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table.

## TIMING CHARACTERISTICS



NOTE: SPI settings are $\mathrm{CPOL}=0$ and $\mathrm{CPHA}=1$.
Figure 1. Serial Interface Timing
Timing Requirements For Figure $1^{(1)}$

| PARAMETER | DESCRIPTION | $2.7 \mathrm{~V} \leq \mathrm{DVDD} \leq 3.6 \mathrm{~V}$ |  |  | $1.7 \mathrm{~V} \leq \mathrm{DVDD} \leq 2 \mathrm{~V}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{t}_{\text {cLK }}$ | Master clock period (CLK_DIV bit of LOFF_STAT register = 0) | 1775 |  | 2170 | 1775 |  | 2170 | ns |
|  | Master clock period (CLK_DIV bit of LOFF_STAT register = 1) | 444 |  | 542 | 444 |  | 542 | ns |
| $\mathrm{t}_{\text {cSsc }}$ | $\overline{\mathrm{CS}}$ low to first SCLK, setup time | 6 |  |  | 17 |  |  | ns |
| $\mathrm{t}_{\text {SCLK }}$ | SCLK period | 50 |  |  | 66.6 |  |  | ns |
| $\mathrm{t}_{\text {SPWH, }}$ L | SCLK pulse width, high and low | 15 |  |  | 25 |  |  | ns |
| $\mathrm{t}_{\text {DIST }}$ | DIN valid to SCLK falling edge: setup time | 10 |  |  | 10 |  |  | ns |
| $\mathrm{t}_{\text {DIHD }}$ | Valid DIN after SCLK falling edge: hold time | 10 |  |  | 11 |  |  | ns |
| t DOPD | SCLK rising edge to DOUT valid | 12 |  |  |  |  | 22 | ns |
| $\mathrm{t}_{\text {CSH }}$ | $\overline{\mathrm{CS}}$ high pulse | 2 |  |  | 2 |  |  | $\mathrm{t}_{\text {CLKs }}$ |
| $\mathrm{t}_{\text {CSDOD }}$ | $\overline{\mathrm{CS}}$ low to DOUT driven | 10 |  |  | 20 |  |  | ns |
| $\mathrm{t}_{\text {sccs }}$ | Eighth SCLK falling edge to $\overline{\mathrm{CS}}$ high | 3 |  |  | 3 |  |  | $\mathrm{t}_{\text {CLKs }}$ |
| tsdecode | Command decode time | 4 |  |  | 4 |  |  | $\mathrm{t}_{\text {CLKs }}$ |
| tcsioz | $\overline{\mathrm{CS}}$ high to DOUT Hi-Z |  |  | 10 |  |  | 20 | ns |

(1) Specifications apply from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Load on $\mathrm{D}_{\text {Out }}=20 \mathrm{pF} \| 100 \mathrm{k} \Omega$.

## PIN CONFIGURATIONS



PIN ASSIGNMENTS

| NAME | TERMINAL | FUNCTION | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| AVDD | 12 | Supply | Analog supply |
| AVSS | 13 | Supply | Analog ground |
| CLK | 17 | Digital input | Master clock input |
| CLKSEL | 14 | Digital input | Master clock select |
| $\overline{\mathrm{CS}}$ | 18 | Digital input | Chip select |
| DGND | 24 | Supply | Digital ground |
| DIN | 19 | Digital input | SPI data in |
| DOUT | 21 | Digital output | SPI data out |
| $\overline{\text { DRDY }}$ | 22 | Digital output | Data ready; active low |
| DVDD | 23 | Supply | Digital power supply |
| GPIO1/RCLK1 | 26 | Digital input/output | General-purpose I/O 1 or resp clock 1 (ADS1292R) |
| GPIO2/RCLK2 | 25 | Digital input/output | General-purpose I/O 2 or resp clock 2 (ADS1292R) |
| IN1N ${ }^{(1)}$ | 3 | Analog input | Differential analog negative input 1 |
| IN1P ${ }^{(1)}$ | 4 | Analog input | Differential analog positive input 1 |
| IN2N ${ }^{(1)}$ | 5 | Analog input | Differential analog negative input 2 |
| IN2P ${ }^{(1)}$ | 6 | Analog input | Differential analog positive input 2 |
| PGA1N | 1 | Analog output | PGA1 inverting output |
| PGA1P | 2 | Analog output | PGA1 noninverting output |
| PGA2N | 7 | Analog output | PGA2 inverting output |
| PGA2P | 8 | Analog output | PGA2 noninverting output |
| PWDN/RESET | 15 | Digital input | Power-down or system reset; active low |
| RESP_MODN/IN3N ${ }^{(1)}$ | 32 | Analog input/output | N -side respiration excitation signal for respiration or auxiliary input 3N |
| RESP_MODP/IN3P ${ }^{(1)}$ | 31 | Analog input/output | P-side respiration excitation signal for respiration or auxiliary input 3P |
| RLDIN/RLDREF | 29 | Analog input | Right leg drive input to MUX or RLD amplifier noninverting input; connect to AVDD if not used |
| RLDINV | 28 | Analog input | Right leg drive inverting input; connect to AVDD if not used |
| RLDOUT | 30 | Analog input | Right leg drive output |
| SCLK | 20 | Digital input | SPI clock |
| START | 16 | Digital input | Start conversion |
| VCAP1 | 11 | - | Analog bypass capacitor |
| VCAP2 | 27 | - | Analog bypass capacitor |
| VREFN | 10 | Analog input | Negative reference voltage; must be connected to AVSS |
| VREFP | 9 | Analog input/output | Positive reference voltage |

(1) Connect unused analog inputs to AVDD.

## TYPICAL CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{AVDD}=3 \mathrm{~V}, \mathrm{AVSS}=0 \mathrm{~V}$, $\mathrm{DVDD}=1.8 \mathrm{~V}$, internal VREFP $=2.42 \mathrm{~V}$, VREFN $=\mathrm{AVSS}$, external clock $=$ 512 kHz , data rate $=500$ SPS, $\mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}$, and gain $=6$, unless otherwise noted.


Figure 2.


Figure 4.


Figure 6.


Input-Referred Noise ( $\mu \mathrm{V}$ )
G002
Figure 3.


Figure 5.


Figure 7.

## TYPICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{AVDD}=3 \mathrm{~V}, \mathrm{AVSS}=0 \mathrm{~V}$, $\mathrm{DVDD}=1.8 \mathrm{~V}$, internal VREFP $=2.42 \mathrm{~V}$, VREFN $=\mathrm{AVSS}$, external clock $=$ 512 kHz , data rate $=500$ SPS, $\mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}$, and gain $=6$, unless otherwise noted.


Figure 8.


Figure 10.

THD FFT PLOT
( $60-\mathrm{Hz}$ Signal)


Figure 12.


Figure 9.


Figure 11.
FFT PLOT
( $60-\mathrm{Hz}$ Signal)


Figure 13.

INSTRUMENTS
www.ti.com.en
TYPICAL CHARACTERISTICS (continued)
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{AVDD}=3 \mathrm{~V}, \mathrm{AVSS}=0 \mathrm{~V}$, DVDD $=1.8 \mathrm{~V}$, internal VREFP $=2.42 \mathrm{~V}$, VREFN $=\mathrm{AVSS}$, external clock $=$ 512 kHz , data rate $=500$ SPS, $\mathrm{C}_{\text {FILTER }}=4.7 \mathrm{nF}$, and gain $=6$, unless otherwise noted .

OFFSET vs PGA GAIN
(Absolute Value)


Figure 14.


G015
Figure 16


Figure 15.

LEAD-OFF CURRENT SOURCE ACCURACY DISTRIBUTION


Figure 17.

## OVERVIEW

The ADS1291, ADS1292, and ADS1292R are low-power, multichannel, simultaneously-sampling, 24-bit deltasigma ( $\Delta \Sigma$ ) analog-to-digital converters (ADCs) with integrated programmable gain amplifiers (PGAs). These devices integrate various electrocardiogram (ECG)-specific functions that make them well-suited for scalable ECG, sports, and fitness applications. The devices can also be used in high-performance, multichannel data acquisition systems by powering down the ECG-specific circuitry.
The ADS1291, ADS1292, and ADS1292R have a highly programmable multiplexer that allows for temperature, supply, input short, and RLD measurements. Additionally, the multiplexer allows any of the input electrodes to be programmed as the patient reference drive. The PGA gain can be chosen from one of seven settings (1, 2, 3, 4, 6,8 , and 12). The ADCs in the device offer data rates from 125 SPS to 8 kSPS . Communication to the device is accomplished using an SPI-compatible interface. The device provides two general-purpose I/O (GPIO) pins for general use. Multiple devices can be synchronized using the START pin.

The internal reference can be programmed to either 2.42 V or 4.033 V . The internal oscillator generates a $512-$ kHz clock. The versatile right leg drive (RLD) block allows the user to choose the average of any combination of electrodes to generate the patient drive signal. Lead-off detection can be accomplished either by using an external pull-up or pull-down resistor or the device internal current source or sink. An internal ac lead-off detection feature is also available. Apart from the above features, the ADS1292R provides options for internal respiration circuitry. Figure 18 shows a block diagram for the ADS1291, ADS1292, and ADS1292R.


Figure 18. Functional Block Diagram

## THEORY OF OPERATION

This section contains details of the ADS1291, ADS1292, and ADS1292R internal functional elements. The analog blocks are discussed first followed by the digital interface. Blocks implementing ECG-specific functions are covered in the end.
Throughout this document, $f_{C L K}$ denotes the signal frequency at the CLK pin, $t_{C L K}$ denotes the signal period of the CLK pin, $f_{D R}$ denotes the output data rate, $t_{D R}$ denotes the output data time period, and $f_{M O D}$ denotes the frequency at which the modulator samples the input.

## EMI FILTER

An RC filter at the input acts as an electromagnetic interference (EMI) filter on channels 1 and 2 . The $-3-\mathrm{dB}$ filter bandwidth is approximately 3 MHz .

## INPUT MULTIPLEXER

The ADS1291, ADS1292, and ADS1292R input multiplexers are very flexible and provide many configurable signal-switching options. Figure 19 shows the multiplexer for the ADS1291, ADS1292, and ADS1292R. Note that TESTP, TESTM, and RLDIN/RLDREF are common to both channels. INP and INN are separate for each of the three pins. This flexibility allows for significant device and sub-system diagnostics, calibration, and configuration. Switch settings for each channel are selected by writing the appropriate values to the CH1SET or CH2SET register (see the CH1SET and CH2SET Registers in the Register Map section for details). More details of the ECG-specific features of the multiplexer are discussed in the Input Multiplexer subsection of the ECG-Specifc Functions.

## Device Noise Measurements

Setting CHnSET[3:0] = 0001 sets the common-mode voltage of (VREFP + VREFN) / 2 to both inputs of the channel. This setting can be used to test the inherent noise of the device in the user system.

## Test Signals (TestP and TestN)

Setting CHnSET[3:0] = 0101 provides internally-generated test signals for use in sub-system verification at power-up. This functionality allows the entire signal chain to be tested out. Although the test signals are similar to the CAL signals described in the IEC60601-2-51 specification, this feature is not intended for use in compliance testing.
Test signals are controlled through register settings (see the CONFIG2: Configuration Register 2 subsection in the Register Map section for details). INT_TEST enables the test signal and TEST_FREQ controls switching at the required frequency.


NOTE: MVDD monitor voltage supply depends on channel number; see the Supply Measurements (MVDDP, MVDDN) section.
Figure 19. Input Multiplexer Block for Both Channels

## Auxiliary Differential Input (RESP_MODN/IN3N, RESP_MODN/IN3P)

In applications where the respiration modulator output is not used, the RESP_MODN/IN3N and RESP_MODN/IN3P signals can be used as a third multiplexed differential input channel. These inputs can be multiplexed to either of the ADC channels.

## Temperature Sensor (TEMPP, TEMPN)

The ADS1291, ADS1292, and ADS1292R contain an on-chip temperature sensor. This sensor uses two internal diodes with one diode having a current density $16 x$ that of the other, as shown in Figure 20. The difference in diode current densities yields a difference in voltage that is proportional to absolute temperature.


Figure 20. Temperature Sensor Measurement in the Input
As a result of the low thermal resistance of the package to the printed circuit board (PCB), the internal device temperature tracks the PCB temperature closely. Note that self-heating of the ADS1291, ADS1292, and ADS1292R causes a higher reading than the temperature of the surrounding PCB.
The scale factor of Equation 4 converts the temperature reading to ${ }^{\circ} \mathrm{C}$. Before using this equation, the temperature reading code must first be scaled to $\mu \mathrm{V}$.
Temperature $\left({ }^{\circ} \mathrm{C}\right)=\left(\frac{\text { Temperature Reading }(\mu \mathrm{V})-145,300 \mu \mathrm{~V}}{490 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}}\right)+25^{\circ} \mathrm{C}$

## Supply Measurements (MVDDP, MVDDN)

Setting CHnSET[3:0] = 0011 sets the channel inputs to different supply voltages of the device. For channel 1 (MVDDP - MVDDN) is [0.5(AVDD + AVSS)]; for channel 2 (MVDDP - MVDDN) is DVDD / 4. Note that to avoid saturating the PGA while measuring power supplies, the gain must be set to ' 1 '.

## Lead-Off Excitation Signals (LoffP, LoffN)

The lead-off excitation signals are fed into the multiplexer before the switches. The comparators that detect the lead-off condition are also connected to the multiplexer block before the switches. For a detailed description of the lead-off block, refer to the Lead-Off Detection subsection in the ECG-Specific Functions section.

## Auxiliary Single-Ended Input

The RLDIN/RLDREF pin is primarily used for routing the right leg drive signal to any of the electrodes in case the right leg drive electrode falls off. However, the RLDIN/RLDREF pin can be used as a multiple single-ended input channel. The signal at the RLDIN/RLDREF pin can be measured with respect to the midsupply [(AVDD + AVSS) / 2]. This measurement is done by setting the channel multiplexer setting MUXn[3:0] to '0010' in the CH1SET and CH2SET registers.

## ANALOG INPUT

The ADS1291, ADS1292, and ADS1292R analog input is fully differential. Assuming PGA $=1$, the differential input (INP - INN) can span between $-\mathrm{V}_{\text {REF }}$ to $+\mathrm{V}_{\text {REF }}$. Note that the absolute range for INP and INN must be between AVSS - 0.3 V and AVDD +0.3 V . Refer to Table 10 for an explanation of the correlation between the analog input and the digital codes. There are two general methods of driving the ADS1291, ADS1292, and ADS1292R analog input: single-ended or differential, as shown in Figure 21 and Figure 22. Note that INP and INN are $180^{\circ} \mathrm{C}$ out-of-phase in the differential input method. When the input is single-ended, the INN input is held at the common-mode voltage, preferably at mid-supply. The INP input swings around the same common voltage and the peak-to-peak amplitude is (common-mode $+1 / 2 \mathrm{~V}_{\text {REF }}$ ) and (common-mode $-1 / 2 \mathrm{~V}_{\text {REF }}$ ). When the input is differential, the common-mode is given by (INP + INN) / 2. Both INP and INN inputs swing from (commonmode $+1 / 2 \mathrm{~V}_{\text {REF }}$ to common-mode $-1 / 2 \mathrm{~V}_{\text {REF }}$ ). For optimal performance, it is recommended that the ADS1291, ADS1292, and ADS1292R be used in a differential configuration.


Single-Ended Input


Differential Input

Figure 21. Methods of Driving the ADS1291, ADS1292, and ADS1292R: Single-Ended or Differential



Common-Mode Voltage (Differential Mode) $=\frac{(\text { INP })+(\text { INN })}{2}$, Common-Mode Voltage (Single-Ended Mode) $=$ INN. Input Range (Differential Mode) $=($ AINP - AINN $)=2 \mathrm{~V}_{\text {REF }}$.

Figure 22. Using the ADS1291, ADS1292, and ADS1292R in Single-Ended and Differential Input Modes

## PGA SETTINGS AND INPUT RANGE

The PGA is a differential input or differential output amplifier, as shown in Figure 23. It has seven gain settings (1, 2, 3, 4, 6, 8, and 12) that can be set by writing to the CHnSET register (see the CH1SET and CH2SET Registers in the Register Map section for details). The ADS1291, ADS1292, and ADS1292R have CMOS inputs and hence have negligible current noise.


Figure 23. PGA Implementation
The PGA resistor string that implements the gain has $360 \mathrm{k} \Omega$ of resistance for a gain of 6 . This resistance provides a current path across the outputs of the PGA in the presence of a differential input signal. This current is in addition to the quiescent current specified for the device in the presence of a differential signal at the input. The PGA output is filtered by an RC filter before it goes to the ADC. The filter is formed by an internal resistor $R_{S}$ $=2 \mathrm{k} \Omega$ and an external capacitor $\mathrm{C}_{\text {FILTER }}(4.7 \mathrm{nF}$, typical). This filter acts as an anti-aliasing filter with the $-3-\mathrm{dB}$ bandwidth of 8.4 kHz . The internal $\mathrm{R}_{\mathrm{S}}$ resistor is accurate to $15 \%$ so actual bandwidth will vary. This RC filter also suppresses the glitch at the PGA output caused by ADC sampling. The minimum value of $\mathrm{C}_{\text {EXT }}$ that can be used is 4 nF . A larger value $\mathrm{C}_{\text {FILTER }}$ capacitor can be used for increased attenuation at higher frequencies for anti-aliasing purposes. If channel 1 of the ADS1292R is used for respiration measurement, then a $4.7-\mathrm{nF}$ external capacitor is recommended. The tradeoff is that a larger capacitor value gives degraded THD performance. See Figure 24 for a diagram explaining the THD versus $\mathrm{C}_{\text {FILTER }}$ value for a $10-\mathrm{Hz}$ input signal.


Figure 24. THD versus C $_{\text {Filter }}$ Value

Special care must be taken in PCB layout to minimize the parasitic capacitance $\mathrm{C}_{\mathrm{P} 1} / \mathrm{C}_{\mathrm{P} 2}$. The absolute value of these capacitances must be less than 20 pF . Ideally, $\mathrm{C}_{\text {FILTER }}$ should be placed right at the pins to minimize these capacitors. Mismatch between these capacitors will lead to CMRR degradation. Assuming everything else is perfectly matched, the $60-\mathrm{Hz}$ CMRR as a function of this mismatch is given by Equation 5 .
$C M R R=20 \log \frac{\text { Gain }}{2 \pi \times 2 \mathrm{e} 3 \times \Delta \mathrm{C}_{\mathrm{p}} \times 60}$
where $\Delta C_{P}=C_{P 1}-C_{P 2}$
For example, a mismatch of 20 pF with a gain of 6 limits the CMRR to 112 dB . If $\Delta \mathrm{C}_{\mathrm{p}}$ is small, then the CMRR is limited by the PGA itself and is as specified in the Electrical Characteristics table. The PGA are chopped internally at either 8 , 32, or 64 kSPS , as determined by the CHOP bits (see the RLD_SENS: Right Leg Drive Sense Selection register, bits[7:6]). The digital decimation filter filters out the chopping ripple in the normal path so the chopping ripple is not a concern. If PGA output is used for hardware PACE detection, the chopping ripple must be filtered. First-order filtering is provided by the RC filter at the PGA output. Additional filtering may be needed to suppress the chopping ripple. If the PGA output is routed to other circuitry, a $20-\mathrm{k} \Omega$ series resistance must be added in the path near the CFILTER capacitor. The routing should be matched to maintain the CMRR performance.

## Input Common-Mode Range

The usable input common-mode range of the front end depends on various parameters, including the maximum differential input signal, supply voltage, and PGA gain. Equation 6 describes this range.
AVDD $-0.2-\left(\frac{\text { Gain }_{\text {VAX_DIFF }}}{2}\right)>C M>$ AVSS $+0.2+\left(\frac{\text { Gain } \text { V }_{\text {MAX_IIFF }}}{2}\right)$
where:
$\mathrm{V}_{\text {MAX_DIFF }}=$ maximum differential signal at the input of the PGA
CM = common-mode range
For example:
If $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$, gain $=6$, and $\mathrm{V}_{\text {MAX_DIFF }}=350 \mathrm{mV}$
Then $1.25 \mathrm{~V}<\mathrm{CM}<1.75 \mathrm{~V}$

## Input Differential Dynamic Range

The differential (INP - INN) signal range depends on the analog supply and reference used in the system. Equation 7 shows this range.
$\operatorname{Max}(I N P-I N N)<\frac{V_{\text {REF }}}{\text { Gain }} ; \quad$ Full-Scale Range $=\frac{ \pm V_{\text {REF }}}{\text { Gain }}=\frac{2 V_{\text {REF }}}{\text { Gain }}$
The $3-\mathrm{V}$ supply, with a reference of 2.42 V and a gain of 6 for ECGs, is optimized for power with a differential input signal of approximately 300 mV . For higher dynamic range, a $5-\mathrm{V}$ supply with a reference of 4.033 V (set by the VREF_4V bit of the CONFIG2 register) can be used to increase the differential dynamic range.

## ADC $\boldsymbol{\Delta \Sigma}$ Modulator

Each channel of the ADS1291, ADS1292, and ADS1292R has a 24 -bit $\Delta \Sigma$ ADC. This converter uses a secondorder modulator optimized for low-power applications. The modulator samples the input signal at the rate of $f_{\text {MOD }}$ $=f_{\text {CLK }} / 4$ or $f_{\text {CLK }} / 16$, as determined by the CLK_DIV bit. In both cases, the sampling clock has a typical value of 128 kHz . As in the case of any $\Delta \Sigma$ modulator, the ADS1291, ADS1292, and ADS1292R noise is shaped until $\mathrm{f}_{\text {MOD }} / 2$, as shown in Figure 25. The on-chip digital decimation filters explained in the Digital Decimation Filter section can be used to filter out the noise at higher frequencies. These on-chip decimation filters also provide antialias filtering. This feature of the $\Delta \Sigma$ converters drastically reduces the complexity of analog antialiasing filters that are typically needed with nyquist ADCs.


Figure 25. Power Spectral Density (PSD) of a $\boldsymbol{\Delta \Sigma}$ Modulator (4-Bit Quantizer)

## DIGITAL DECIMATION FILTER

The digital filter receives the modulator output and decimates the data stream. By adjusting the amount of filtering, tradeoffs can be made between resolution and data rate: filter more for higher resolution, filter less for higher data rates. Higher data rates are typically used in ECG applications for implement software pace detection and ac lead-off detection.

The digital filter on each channel consists of a third-order sinc filter. The decimation ratio on the sinc filters can be adjusted by the DR bits in the CONFIG1 register (see the Register Map section for details). This setting is a global setting that affects all channels and, therefore, in a device all channels operate at the same data rate.

## Sinc Filter Stage ( $\boldsymbol{\operatorname { s i n } x / \mathbf { x }}$ )

The sinc filter is a variable decimation rate, third-order, low-pass filter. Data are supplied to this section of the filter from the modulator at the rate of $f_{\text {MOD }}$. The sinc filter attenuates the high-frequency noise of the modulator, then decimates the data stream into parallel data. The decimation rate affects the overall data rate of the converter.
Equation 8 shows the scaled Z-domain transfer function of the sinc filter.
$|\mathrm{H}(\mathrm{z})|=\left|\frac{1-\mathrm{Z}^{-N}}{1-\mathrm{Z}^{-1}}\right|^{3}$
The frequency domain transfer function of the sinc filter is shown in Equation 9.
$H(f)\left|=\left|\frac{\sin \left(\frac{N \pi f}{f_{\text {MOD }}}\right)}{N \times \sin \left(\frac{\pi f}{f_{\text {MOD }}}\right)}\right|^{3}\right.$
where:
$\mathrm{N}=$ decimation ratio

The sinc filter has notches (or zeroes) that occur at the output data rate and multiples thereof. At these frequencies, the filter has infinite attenuation. Figure 26 shows the sinc filter frequency response and Figure 27 shows the sinc filter roll-off. With a step change at input, the filter takes $3 t_{D R}$ to settle. After a START signal rising edge, the filter takes $t_{\text {SETTLE }}$ time to give the first data output. The filter settling times at various data rates are discussed in the START subsection of the SPI Interface section. Figure 28 and Figure 29 show the filter transfer function until $f_{\text {MOD }} / 2$ and $\mathrm{f}_{\text {MOD }} / 16$, respectively, at different data rates. Figure 30 shows the transfer function extended until $4 f_{\text {MOD }}$. It can be seen that the ADS1291, ADS1292, and ADS1292R passband repeats itself at every $f_{\text {MOD }}$. The input R-C anti-aliasing filters in the system should be chosen such that any interference in frequencies around multiples of $\mathfrak{f}_{\text {MOD }}$ are attenuated sufficiently.


Figure 26. Sinc Filter Frequency Response


Figure 28. Transfer Function of On-Chip Decimation Filters Until $\mathrm{f}_{\text {MOD }} / 2$


Figure 27. Sinc Filter Roll-Off


Figure 29. Transfer Function of On-Chip Decimation Filters Until $\mathrm{f}_{\text {MOD }}$ / 16


Figure 30. Transfer Function of On-Chip Decimation Filters
Until $4 \mathrm{f}_{\text {MOD }}$ for DR[2:0] = 000 and DR[2:0] = 110

## REFERENCE

Figure 31 shows a simplified block diagram of the ADS1291, ADS1292, and ADS1292R internal reference. The reference voltage is generated with respect to AVSS. The VREFN pin must always be connected to AVSS.

(1) For $\mathrm{V}_{\text {REF }}=2.42 \mathrm{~V}: \mathrm{R}_{1}=100 \mathrm{k} \Omega, \mathrm{R}_{2}=200 \mathrm{k} \Omega$, and $\mathrm{R}_{3}=200 \mathrm{k} \Omega$. For $\mathrm{V}_{\mathrm{REF}}=4.033 \mathrm{~V}: \mathrm{R}_{1}=84 \mathrm{k} \Omega, \mathrm{R}_{2}=120 \mathrm{k} \Omega$, and $\mathrm{R}_{3}=280 \mathrm{k} \Omega$.

Figure 31. Internal Reference
The external band-limiting capacitors determine the amount of reference noise contribution. For high-end ECG systems, the capacitor values should be chosen such that the bandwidth is limited to less than 10 Hz so that the reference noise does not dominate the system noise. When using a 3-V analog supply, the internal reference must be set to 2.42 V . In case of a $5-\mathrm{V}$ analog supply, the internal reference can be set to 4.033 V by setting the VREF_4V bit in the CONFIG2 register.
Alternatively, the internal reference buffer can be powered down and VREFP can be applied externally. Figure 32 shows a typical external reference drive circuitry. Power-down is controlled by the PD_REFBUF bit in the CONFIG2 register. This power-down is also used to share internal references when two devices are cascaded. By default the device wakes up in external reference mode.


Figure 32. External Reference Driver

## CLOCK

The ADS1291, ADS1292, and ADS1292R provide two different methods for device clocking: internal and external. Internal clocking is ideally suited for low-power, battery-powered systems. The internal oscillator is trimmed for accuracy at room temperature. Over the specified temperature range the accuracy varies; see the Electrical Characteristics. Clock selection is controlled by the CLKSEL pin and the CLK_EN register bit.
The CLKSEL pin selects either the internal or external clock. The CLK_EN bit in the CONFIG2 register enables and disables the oscillator clock to be output in the CLK pin. A truth table for these two pins is shown in Table 9. The CLK_EN bit is useful when multiple devices are used in a daisy-chain configuration. It is recommended that during power-down the external clock be shut down to save power.

Table 9. CLKSEL Pin and CLK_EN Bit

| CLKSEL PIN | CONFIG2.CLK_EN |  |  |
| :---: | :---: | :---: | :---: |
| BIT | CLOCK SOURCE | CLK PIN STATUS |  |
| 0 | X | External clock | Input: external clock |
| 1 | 0 | Internal clock oscillator | 3-state |
| 1 | 1 | Internal clock oscillator | Output: internal clock oscillator |

The ADS1291, ADS1292, and ADS1292R have the option to choose between two different external clock frequencies ( 512 kHz or 2.048 MHz ). This frequency is selected by setting the CLK_DIV bit (bit 6) in the LOFF_STAT register. The modulator must be clocked at 128 kHz , regardless of the external clock frequency. Figure 33 shows the relationship between the external clock ( $\mathrm{f}_{\mathrm{CLK}}$ ) and the modulator clock ( $\mathrm{f}_{\text {MOD }}$ ). The default mode of operation is $\mathrm{f}_{\mathrm{CLK}}=512 \mathrm{kHz}$. The higher frequency option has been provided to allow the SPI to run at a higher speed. SCLK can be only twice the speed of $f_{\text {CLK }}$ during a register read or write, see section on sending multi-byte commands. Having the 2.048 MHz option allows for register read and writes to be performed at SCLK speeds up to 4.096 MHz .


Figure 33. Relationship Between External Clock ( $\mathrm{f}_{\mathrm{CLK}}$ ) and Modulator Clock ( $\mathrm{f}_{\text {MOD }}$ )

## DATA FORMAT

The ADS1291, ADS1292, and ADS1292R outputs 24 bits of data per channel in binary twos complement format, MSB first. The LSB has a weight of $\mathrm{V}_{\text {REF }} /\left(2^{23}-1\right)$. A positive full-scale input produces an output code of 7FFFFFh and the negative full-scale input produces an output code of 800000 h . The output clips at these codes for signals exceeding full-scale. Table 10 summarizes ideal output codes for different input signals. All 24 bits toggle when the analog input is at positive or negative full-scale.

Table 10. Ideal Output Code versus Input Signal

| INPUT SIGNAL, $\mathrm{V}_{\mathrm{IN}}$ (AINP - AINN) | IDEAL OUTPUT CODE ${ }^{(1)}$ |
| :---: | :---: |
| $\geq \mathrm{V}_{\text {REF }}$ | 7FFFFFh |
| $+\mathrm{V}_{\text {REF }} /\left(2^{23}-1\right)$ | 000001h |
| 0 | 000000h |
| $-\mathrm{V}_{\text {REF }} /\left(2^{23}-1\right)$ | FFFFFFh |
| $\leq-V_{\text {REF }}\left(2^{23} / 2^{23}-1\right)$ | 800000h |

(1) Excludes effects of noise, linearity, offset, and gain error.

## SPI INTERFACE

The SPI-compatible serial interface consists of four signals: $\overline{\mathrm{CS}}, \mathrm{SCLK}, \mathrm{DIN}$, and DOUT. The interface reads conversion data, reads and writes registers, and controls ADS1291, ADS1292, and ADS1292R operation. The $\overline{\text { DRDY }}$ output is used as a status signal to indicate when data are ready. DRDY goes low when new data are available.

## Chip Select ( $\overline{\mathbf{C S}}$ )

$\overline{\mathrm{CS}}$ selects the ADS1291, ADS1292, and ADS1292R for SPI communication. $\overline{\mathrm{CS}}$ must remain low for the entire duration of the serial communication. After the serial communication is finished, always wait four or more $\mathrm{t}_{\text {cLK }}$ cycles before taking $\overline{\mathrm{CS}}$ high. When $\overline{\mathrm{CS}}$ is taken high, the serial interface is reset, SCLK and DIN are ignored, and DOUT enters a high-impedance state. DRDY asserts when data conversion is complete, regardless of whether $\overline{\mathrm{CS}}$ is high or low.

## Serial Clock (SCLK)

SCLK is the serial peripheral interface (SPI) serial clock. SCLK is used to shift commands in and shift data out from the device. The serial clock features a Schmitt-triggered input and clocks data on the DIN and DOUT pins into and out of the ADS1291, ADS1292, and ADS1292R. Even though the input has hysteresis, it is recommended to keep SCLK as clean as possible to prevent glitches from accidentally forcing a clock event. The absolute maximum SCLK limit is specified in the Serial Interface Timing table. When shifting in commands with SCLK, make sure that the entire set of SCLKs is issued to the device. Failure to do so could result in the device serial interface being placed into an unknown state, requiring $\overline{\mathrm{CS}}$ to be taken high to recover.
For a single device, the minimum speed needed for the SCLK depends on the number of channels, number of bits of resolution, and output data rate. (For multiple cascaded devices, see the Cascade Mode subsection of the Multiple Device Configuration section.) The minimum speed can be calculated with Equation 10.
$\mathrm{t}_{\mathrm{SCLK}}<\frac{\mathrm{t}_{\mathrm{DR}}-4 \mathrm{t}_{\mathrm{CLK}}}{152}$
For example, if the ADS1292R is used in a 500-SPS mode (2 channels, 24 -bit resolution), the minimum SCLK speed is approximately 36 kHz .
Data retrieval can be done either by putting the device in RDATAC mode or by issuing a RDATA command for data on demand. The above SCLK rate limitation applies to RDATAC. For the RDATA command, the limitation applies if data must be read in between two consecutive DRDY signals. Equation 10 assumes that there are no other commands issued in between data captures. SCLK can only be twice the speed of $\mathrm{f}_{\mathrm{CLK}}$ during register reads and writes. For faster SPI interface, use $\mathrm{f}_{\text {CLK }}=2.048 \mathrm{MHz}$ and set the CLK_DIV register bit (in the LOFF_STAT register) to '1'.

## Data Input (DIN)

The data input pin (DIN) is used along with SCLK to communicate with the ADS1291, ADS1292, and ADS1292R (opcode commands and register data). The device latches data on DIN on the SCLK falling edge.

## Data Output (DOUT)

The data output pin (DOUT) is used with SCLK to read conversion and register data from the ADS1291, ADS1292, and ADS1292R. Data on DOUT are shifted out on the SCLK rising edge. DOUT goes to a highimpedance state when CS is high. In read data continuous mode (see the SPI Command Definitions section for more details), the DOUT output line also indicates when new data are available. This feature can be used to minimize the number of connections between the device and the system controller.
Figure 34 shows the data output protocol for the ADS1292 and ADS1292R.


Figure 34. SPI Bus Data Output for the ADS1292 and ADS1292R (Two Channels)

## Data Retrieval

Data retrieval can be accomplished in one of two methods. The read data continuous command (see the RDATAC: Read Data Continuous section) can be used to set the device in a mode to read the data continuously without sending opcodes. The read data command (see the RDATA: Read Data section) can be used to read just one data output from the device (see the SPI Command Definitions section for more details). The conversion data are read by shifting data out on DOUT. The MSB of the data on DOUT is clocked out on the first SCLK rising edge. DRDY returns to high on the first SCLK falling edge. DIN should remain low for the entire read operation.
The number of bits in the data output depends on the number of channels and the number of bits per channel. For the ADS1292R, the number of data outputs is ( 24 status bits +24 bits $\times 2$ channels) $=72$ bits. The format of the 24 status bits is: ( $1100+$ LOFF_STAT[4:0] + GPIO[1:0] + 13 ' 0 's). The data format for each channel data is twos complement, MSB first. When channels are powered down using user register settings, the corresponding channel output is set to ' 0 '. However, the sequence of channel outputs remains the same.
The ADS1291, ADS1292, and ADS1292R also provide a multiple readback feature. Data can be read out multiple times by simply giving more SCLKs, in which case the MSB data byte repeats after reading the last byte.

## Data Ready ( $\overline{\mathrm{DRDY}}$ )

$\overline{\mathrm{DRDY}}$ is an output. When it transitions low, new conversion data are ready. The $\overline{\mathrm{CS}}$ signal has no effect on the data ready signal. The behavior of DRDY is determined by whether the device is in RDATAC mode or the RDATA command is being used to read data on demand. (See the RDATAC: Read Data Continuous and RDATA: Read Data subsections of the SPI Command Definitions section for further details).
When reading data with the RDATA command, the read operation can overlap the occurrence of the next $\overline{\text { DRDY }}$ without data corruption.
The START pin or the START command is used to place the device either in normal data capture mode or pulse data capture mode.

Figure 35 shows the relationship between DRDY, DOUT, and SCLK during data retrieval (in case of an ADS1291, ADS1292, and ADS1292R with a selected data rate that gives 24-bit resolution). DOUT is latched out at the SCLK rising edge. DRDY is pulled high at the SCLK falling edge. Note that DRDY goes high on the first SCLK falling edge regardless of the status of $\overline{C S}$ and regardless of whether data are being retrieved from the device or a command is being sent through the DIN pin.


Figure 35. $\overline{\mathrm{DRDY}}$ with Data Retrieval ( $\overline{\mathrm{CS}}=0$ )

## GPIO

The ADS1291, ADS1292, and ADS1292R have a total of two general-purpose digital input/output (GPIO) pins available in the normal mode of operation. The digital I/O pins are individually configurable as either inputs or as outputs through the GPIOC bits register. The GPIOD bits in the GPIO register control the level of the pins. When reading the GPIOD bits, the data returned are the logic level of the pins, whether they are programmed as inputs or outputs. When the GPIO pin is configured as an input, a write to the corresponding GPIOD bit has no effect. When configured as an output, a write to the GPIOD bit sets the output value.
If configured as inputs, these pins must be driven (do not float). The GPIO pins are set as inputs after power-on or after a reset. Figure 36 shows the GPIO port structure. The pins should be shorted to DGND with a series resistor if not used.


Figure 36. GPIO Port Pin

## Power-Down and Reset ( $\overline{\text { PWDN }} / \overline{\text { RESET }}$ )

The $\overline{\text { PWDN }} / \overline{R E S E T}$ pins are shared. If $\overline{\text { PWDN }} / \overline{\operatorname{RESET}}$ is held low for longer than $2^{9} \mathrm{f}_{\text {MOD }}$ clock cycles, the device is powered down. The implementation is such that the device is always reset when PWDN/RESET makes a transition from high to low. If the device is powered down it is reset first and then if $2^{10}$ clock elapses it is powered down. Hence, all registers must be rewritten after power up.
There are two methods to reset the ADS1291, ADS1292, and ADS1292R: pull the $\overline{\text { PWDN }} / \overline{\operatorname{RESET}}$ pin low, or send the RESET opcode command. When using the PWDN/RESET pin, take it low to force a reset. Make sure to follow the minimum pulse width timing specifications before taking the PWDN/RESET pin back high. The RESET command takes effect on the eighth SCLK falling edge of the opcode command. On reset it takes $18 \mathrm{t}_{\text {cLK }}$ cycles to complete initialization of the configuration registers to the default states and start the conversion cycle. Note that an internal RESET is automatically issued to the digital filter whenever the CONFIG1, RESP1, and RESP2 registers are set to a new value with a WREG command.

## START

The START pin must be set high or the START command sent to begin conversions. When START is low or if the START command has not been sent, the device does not issue a DRDY signal (conversions are halted).

When using the START opcode to control conversion, hold the START pin low. The ADS1291, ADS1292, and ADS1292R feature two modes to control conversion: continuous mode and single-shot mode. The mode is selected by SINGLE_SHOT (bit 7 of the CONFIG1 register). In multiple device configurations the START pin is used to synchronize devices (see the Multiple Device Configuration subsection of the SPI Interface section for more details).

## Settling Time

The settling time ( $\mathrm{t}_{\text {SETTLE }}$ ) is the time it takes for the converter to output fully settled data when the START signal is pulled high. Once START is pulled high, DRDY is also pulled high. The next DRDY falling edge indicates that data are ready. Figure 37 shows the timing diagram and Table 11 shows the settling time for different data rates. The settling time depends on $\mathrm{f}_{\text {CLK }}$ and the decimation ratio (controlled by the DR[2:0] bits in the CONFIG1 register). Refer to Table 10 for the settling time as a function of $\mathrm{t}_{\text {MOD }}$. Note that when START is held high and there is a step change in the input signal, it takes $3 t_{D R}$ for the filter to settle to the new value. Settled data are available on the fourth DRDY pulse. Settling time number uncertainty is one $\mathrm{t}_{\text {MOD }}$ cycle. Therefore, it is recommended to add one $\mathrm{t}_{\text {MOD }}$ cycle delay before issuing SCLK to retrieve data.

(1) Settling time uncertainty is one $\mathrm{t}_{\text {MOD }}$ cycle.

Figure 37. Settling Time

Table 11. Settling Time for Different Data Rates

| DR[2:0] | SETTLING TIME ${ }^{(1)}$ | UNIT $^{(2)}$ |
| :---: | :---: | :---: |
| 000 | 4100 | $\mathrm{t}_{\text {MOD }}$ |
| 001 | 2052 | $\mathrm{t}_{\text {MOD }}$ |
| 010 | 1028 | $\mathrm{t}_{\text {MOD }}$ |
| 011 | 516 | $\mathrm{t}_{\text {MOD }}$ |
| 100 | 260 | $\mathrm{t}_{\text {MOD }}$ |
| 101 | 132 | $\mathrm{t}_{\text {MOD }}$ |
| 110 | 68 | $\mathrm{t}_{\text {MOD }}$ |
| 111 | - | - |

(1) Settling time uncertainty is one $\mathrm{t}_{\text {MOD }}$ cycle.
(2) $\mathrm{t}_{\text {MOD }}=4 \mathrm{t}_{\text {CLK }}$ for CLK_DIV $=0$ and $\mathrm{t}_{\text {MOD }}=16 \mathrm{t}_{\text {CLK }}$ for CLK_DIV $=1$.

## Continuous Mode

Conversions begin when the START pin is taken high or when the START opcode command is sent. As seen in Figure 38, the DRDY output goes high when conversions are started and goes low when data are ready. Conversions continue indefinitely until the START pin is taken low or the STOP opcode command is transmitted. When the START pin is pulled low or the stop command is issued, the conversion in progress is allowed to complete. Figure 39 and Table 12 show the required $\overline{\text { DRDY timing to the START pin and the START and STOP }}$ opcode commands when controlling conversions in this mode. To keep the converter running continuously, the START pin can be permanently tied high. Note that when switching from pulse mode to continuous mode, the START signal is pulsed or a STOP command must be issued, followed by a START command. This conversion mode is ideal for applications that require a fixed continuous stream of conversions results.

(1) START and STOP opcode commands take effect on the seventh SCLK falling edge.

Figure 38. Continuous Conversion Mode

(1) START and STOP commands take effect on the seventh SCLK falling edge at the end of the opcode transmission.

Figure 39. START to $\overline{\overline{D R D Y}}$ Timing
Table 12. Timing Characteristics for Figure 39 ${ }^{(1)}$

| SYMBOL | DESCRIPTION | MIN | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{t}_{\text {SDSU }}$ | START pin low or STOP opcode to $\overline{\text { DRDY setup time }}$ <br> to halt further conversions | 8 | $\mathrm{t}_{\text {MOD }}$ |
| $\mathrm{t}_{\text {DSHD }}$ | START pin low or STOP opcode to complete current <br> conversion | 8 | $\mathrm{t}_{\text {MOD }}$ |

(1) START and STOP commands take effect on the seventh SCLK falling edge at the end of the opcode transmission.

## Single-Shot Mode

The single-shot mode is enabled by setting the SINGLE_SHOT bit in the CONFIG1 register to ' 1 '. In single-shot mode, the ADS1291, ADS1292, and ADS1292R perform a single conversion when the START pin is taken high or when the START opcode command is sent. As seen in Figure 39, when a conversion is complete, DRDY goes low and further conversions are stopped. Regardless of whether the conversion data are read or not, DRDY remains low. To begin a new conversion, take the START pin low and then back high, or transmit the START opcode again. When switching from continuous mode to pulse mode, make sure the START signal is pulsed or issue a STOP command followed by a START command.

This conversion mode is provided for applications that require non-standard or non-continuous data rates. Issuing a START command or toggling the START pin high resets the digital filter, effectively dropping the data rate by a factor of four. Note that this mode leaves the system more susceptible to aliasing effects, requiring more complex analog anti-aliasing filters at the inputs. Loading on the host processor increases because it must toggle the START pin or send a START command to initiate a new conversion cycle.


Figure 40. $\overline{\text { DRDY }}$ with No Data Retrieval in Single-Shot Mode

## MULTIPLE DEVICE CONFIGURATION

The ADS1291, ADS1292, and ADS1292R are designed to provide configuration flexibility when multiple devices are used in a system. The serial interface typically needs four signals: DIN, DOUT, SCLK, and CS. With one additional chip select signal per device, multiple devices can be connected together. The number of signals needed to interface $n$ devices is $3+n$.
The right leg drive amplifiers can be daisy-chained as explained in the RLD Configuration with Multiple Devices subsection of the ECG-Specific Functions section. To use the internal oscillator in a daisy-chain configuration, one of the devices must be set as the master for the clock source with the internal oscillator enabled (CLKSEL pin $=1$ ) and the internal oscillator clock brought out of the device by setting the CLK_EN register bit to ' 1 '. This master device clock is used as the external clock source for the other devices.

When using multiple devices, the devices can be synchronized with the START signal. The delay from START to the DRDY signal is fixed for a fixed data rate (see the START subsection of the SPI Interface section for more details on the settling times). Figure 41 shows the behavior of two devices when synchronized with the START signal.

(1) Start pulse must be at least one $t_{\text {MOD }}$ cycle wide.
(2) Settling time number uncertainty is one $\mathrm{t}_{\text {MOD }}$ cycle.

Figure 41. Synchronizing Multiple Converters

## Standard Mode

Figure 42 shows a configuration with two devices cascaded together. One of the devices is an ADS1292R (twochannel with RESP) and the other is an ADS1292 (two-channel). Together, they create a system with four channels. DOUT, SCLK, and DIN are shared. Each device has its own chip select. When a device is not selected by the corresponding $\overline{C S}$ being driven to logic 1 , the DOUT of this device is high-impedance. This structure allows the other device to take control of the DOUT bus.


Figure 42. Multiple Device Configurations

## SPI COMMAND DEFINITIONS

The ADS1291, ADS1292, and ADS1292R provide flexible configuration control. The opcode commands summarized in Table 13 control and configure the ADS1291, ADS1292, and ADS1292R operation. The opcode commands are stand-alone, except for the register read and register write operations that require a second command byte plus data. $\overline{\mathrm{CS}}$ can be taken high or held low between opcode commands but must stay low for the entire command operation (especially for multi-byte commands). System opcode commands and the RDATA command are decoded by the ADS1291, ADS1292, and ADS1292R on the seventh SCLK falling edge. The register read and write opcodes are decoded on the eighth SCLK falling edge. Be sure to follow SPI timing requirements when pulling $\overline{\mathrm{CS}}$ high after issuing a command.

Table 13. Command Definitions

| COMMAND | DESCRIPTION | FIRST BYTE | SECOND BYTE |
| :---: | :---: | :---: | :---: |
| System Commands |  |  |  |
| WAKEUP | Wake-up from standby mode | 00000010 (02h) |  |
| STANDBY | Enter standby mode | 00000100 (04h) |  |
| RESET | Reset the device | 00000110 (06h) |  |
| START | Start or restart (synchronize) conversions | 00001000 (08h) |  |
| STOP | Stop conversion | 00001010 (0Ah) |  |
| OFFSETCAL | Channel offset calibration | 00011010 (1Ah) |  |
| Data Read Commands |  |  |  |
| RDATAC | Enable Read Data Continuous mode. <br> This mode is the default mode at power-up. ${ }^{(1)}$ | 00010000 (10h) |  |
| SDATAC | Stop Read Data Continuously mode | 00010001 (11h) |  |
| RDATA | Read data by command; supports multiple read back. | 00010010 (12h) |  |
| Register Read Commands |  |  |  |
| RREG | Read $n$ nnnn registers starting at address $r$ rrrr | $001 \mathrm{rrrr}(2 \mathrm{xh})^{(2)}$ | 000n $n n n n^{(2)}$ |
| WREG | Write $n$ nnnn registers starting at address $r$ rrrr | 010r rrrr (4xh) ${ }^{(2)}$ | $000 n n n n n^{(2)}$ |

(1) When in RDATAC mode, the RREG command is ignored.
(2) $n n n n n=$ number of registers to be read or written -1 . For example, to read or write three registers, set $n n n n n=0(0010) . r r r r r=$ starting register address for read and write opcodes.

## WAKEUP: Exit STANDBY Mode

This opcode exits the low-power standby mode; see the STANDBY: Enter STANDBY Mode subsection of the SPI Command Definitions section. Time is required when exiting standby mode (see the Electrical Characteristics for details). There are no restrictions on the SCLK rate for this command and it can be issued any time. Any following command must be sent after 4 tcLK cycles.

## STANDBY: Enter STANDBY Mode

This opcode command enters the low-power standby mode. All parts of the circuit are shut down except for the reference section. The standby mode power consumption is specified in the Electrical Characteristics. There are no restrictions on the SCLK rate for this command and it can be issued any time. Do not send any other command other than the wakeup command after the device enters the standby mode.

## RESET: Reset Registers to Default Values

This command resets the digital filter cycle and returns all register settings to the default values. See the Reset (RESET) subsection of the SPI Interface section for more details. There are no restrictions on the SCLK rate for this command and it can be issued any time. It takes $9 \mathrm{f}_{\mathrm{MOD}}$ cycles to execute the RESET command. Avoid sending any commands during this time.

## START: Start Conversions

This opcode starts data conversions. Tie the START pin low to control conversions by command. If conversions are in progress this command has no effect. The STOP opcode command is used to stop conversions. If the START command is immediately followed by a STOP command then have a gap of $4 \mathrm{t}_{\text {CLK }}$ cycles between them. When the START opcode is sent to the device, keep the START pin low until the STOP command is issued. (See the START subsection of the SPI Interface section for more details.) There are no restrictions on the SCLK rate for this command and it can be issued any time.

## STOP: Stop Conversions

This opcode stops conversions. Tie the START pin low to control conversions by command. When the STOP command is sent, the conversion in progress completes and further conversions are stopped. If conversions are already stopped, this command has no effect. There are no restrictions on the SCLK rate for this command and it can be issued any time.

## OFFSETCAL: Channel Offset Calibration

This command is used to cancel the channel offset. The CALIB_ON bit in the RESP2 register must be set to ' 1 ' before issuing this command. OFFSETCAL must be executed every time there is a change in the PGA gain settings.

## RDATAC: Read Data Continuous

This opcode enables the output of conversion data on each DRDY without the need to issue subsequent read data opcodes. This mode places the conversion data in the output register and may be shifted out directly. The read data continuous mode is the device default mode; the device defaults to this mode on power-up.
RDATAC mode is cancelled by the Stop Read Data Continuous command. If the device is in RDATAC mode, a SDATAC command must be issued before any other commands can be sent to the device. There is no restriction on the SCLK rate for this command. However, the subsequent data retrieval SCLKs or the SDATAC opcode command should wait at least $4 \mathrm{t}_{\text {cLK }}$ cycles. RDATAC timing is shown in Figure 43 . As Figure 43 shows, there is a keep out zone of $4 \mathrm{t}_{\text {CLK }}$ cycles around the DRDY pulse where this command cannot be issued in. To retrieve data from the device after RDATAC command is issued, make sure either the START pin is high or the START command is issued. Figure 43 shows the recommended way to use the RDATAC command. RDATAC is ideally-suited for applications such as data loggers or recorders where registers are set once and do not need to be re-configured.

(1) tupdate $=4 \times$ tclk. Do not read data during this time.

Figure 43. RDATAC Usage

## SDATAC: Stop Read Data Continuous

This opcode cancels the Read Data Continuous mode. There is no restriction on the SCLK rate for this command, but the following command must wait for $4 \mathrm{t}_{\text {CLK }}$ cycles.

## RDATA: Read Data

Issue this command after $\overline{\text { DRDY }}$ goes low to read the conversion result (in Stop Read Data Continuous mode). There is no restriction on the SCLK rate for this command, and there is no wait time needed for the subsequent commands or data retrieval SCLKs. To retrieve data from the device after RDATA command is issued, make sure either the START pin is high or the START command is issued. When reading data with the RDATA command, the read operation can overlap the occurrence of the next $\overline{\mathrm{DRDY}}$ without data corruption. Figure 44 shows the recommended way to use the RDATA command. RDATA is best suited for ECG- and EEG-type systems where register setting must be read or changed often between conversion cycles.


Figure 44. RDATA Usage

## Sending Multi-Byte Commands

The ADS1291, ADS1292, and ADS1292R serial interface decodes commands in bytes and requires $4 \mathrm{t}_{\text {CLK }}$ cycles to decode and execute. Therefore, when sending multi-byte commands, a $4 \mathrm{t}_{\text {CLK }}$ period must separate the end of one byte (or opcode) and the next.
Assume CLK is 512 kHz , then $\mathrm{t}_{\text {SDECode }}\left(4 \mathrm{t}_{\text {CLK }}\right)$ is $7.8125 \mu \mathrm{~s}$. When SCLK is 16 MHz , one byte can be transferred in 500 ns . This byte-transfer time does not meet the tsDECODE specification; therefore, a delay must be inserted so the end of the second byte arrives $7.3125 \mu \mathrm{~s}$ later. If SCLK is 1 MHz , one byte is transferred in $8 \mu \mathrm{~s}$. Because this transfer time exceeds the $\mathrm{t}_{\text {SDECODE }}$ specification, the processor can send subsequent bytes without delay. In this later scenario, the serial port can be programmed to move from single-byte transfer per cycle to multiple bytes.

## RREG: Read From Register

This opcode reads register data. The Register Read command is a two-byte opcode followed by the output of the register data. The first byte contains the command opcode and the register address. The second byte of the opcode specifies the number of registers to read -1 .

First opcode byte: $001 r$ rrrr, where $r$ rrrr is the starting register address.
Second opcode byte: $000 n n n n n$, where $n n n n n$ is the number of registers to read -1 .
The 17th SCLK rising edge of the operation clocks out the MSB of the first register, as shown in Figure 45. When the device is in read data continuous mode it is necessary to issue a SDATAC command before the RREG command can be issued. The RREG command can be issued at any time. However, because this command is a multi-byte command, there are restrictions on the SCLK rate depending on the way the SCLKs are issued. See the Serial Clock (SCLK) subsection of the SPI Interface section for more details. Note that $\overline{C S}$ must be low for the entire command.


Figure 45. RREG Command Example: Read Two Registers Starting from Register 00h (ID Register) (OPCODE $1=0010$ 0000, OPCODE $2=0000$ 0001)

## WREG: Write to Register

This opcode writes register data. The Register Write command is a two-byte opcode followed by the input of the register data. The first byte contains the command opcode and the register address.
The second byte of the opcode specifies the number of registers to write -1 .
First opcode byte: $010 r r r r r$, where $r$ rrrr is the starting register address.
Second opcode byte: $000 n$ nnnn, where $n n n n n$ is the number of registers to write -1 .
After the opcode bytes, the register data follows (in MSB-first format), as shown in Figure 46. The WREG command can be issued at any time. However, because this command is a multi-byte command, there are restrictions on the SCLK rate depending on the way the SCLKs are issued. See the Serial Clock (SCLK) subsection of the SPI Interface section for more details. Note that $\overline{C S}$ must be low for the entire command.


Figure 46. WREG Command Example: Write Two Registers Starting from 00h (ID Register)
(OPCODE $1=01000000$, OPCODE $2=0000$ 0001)

## REGISTER MAP

Table 14 describes the various ADS1291, ADS1292, and ADS1292R registers.

## Table 14. Register Assignments

| ADDRESS | REGISTER | RESET VALUE (Hex) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device Settings (Read-Only Registers) |  |  |  |  |  |  |  |  |  |  |
| 00h | ID | XX | REV_ID7 | REV_ID6 | REV_ID5 | 1 | 0 | 0 | REV_ID1 | REV_IDO |
| Global Settings Across Channels |  |  |  |  |  |  |  |  |  |  |
| 01h | CONFIG1 | 02 | SINGLE <br> SHOT | 0 | 0 | 0 | 0 | DR2 | DR1 | DRO |
| 02h | CONFIG2 | 80 | 1 | $\begin{gathered} \text { PDB_LOFF_ } \\ \text { COMP } \end{gathered}$ | PDB_REFBUF | VREF_4V | CLK_EN | 0 | INT_TEST | TEST_FREQ |
| 03h | LOFF | 10 | COMP_TH2 | COMP_TH1 | COMP_TH0 | 1 | ILEAD_OFF1 | ILEAD_OFFO | 0 | FLEAD_OFF |
| Channel-Specific Settings |  |  |  |  |  |  |  |  |  |  |
| 04h | CH1SET | 00 | PD1 | GAIN1_2 | GAIN1_1 | GAIN1_0 | MUX1_3 | MUX1_2 | MUX1_1 | MUX1_0 |
| 05h | CH2SET | 00 | PD2 | GAIN2_2 | GAIN2_1 | GAIN2_0 | MUX2_3 | MUX2_2 | MUX2_1 | MUX2_0 |
| 06h | RLD_SENS | 00 | CHOP1 | CHOPO | PDB_RLD | $\begin{gathered} \text { RLD_LOFF_ } \\ \text { SENS } \end{gathered}$ | RLD2N | RLD2P | RLD1N | RLD1P |
| 07h | LOFF_SENS | 00 | 0 | 0 | FLIP2 | FLIP1 | LOFF2N | LOFF2P | LOFF1N | LOFF1P |
| 08h | LOFF_STAT | 00 | 0 | CLK_DIV | 0 | RLD_STAT | IN2N_OFF | IN2P_OFF | IN1N_OFF | IN1P_OFF |
| GPIO and Other Registers |  |  |  |  |  |  |  |  |  |  |
| 09h | RESP1 | 00 | $\begin{gathered} \text { RESP_} \\ \text { DEMOD_EN1 } \end{gathered}$ | $\begin{gathered} \text { RESP_MOD_ } \\ \text { EN } \end{gathered}$ | RESP_PH3 | RESP_PH2 | RESP_PH1 | RESP_PH0 | 1 | RESP_CTRL |
| OAh | RESP2 | 02 | CALIB_ON | 0 | 0 | 0 | 0 | RESP_FREQ | RLDREF_INT | 1 |
| OBh | GPIO | OC | 0 | 0 | 0 | 0 | GPIOC2 | GPIOC1 | GPIOD2 | GPIOD1 |

## User Register Description

## ID: ID Control Register (Factory-Programmed, Read-Only)

Address = 00h

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REV_ID7 | REV_ID6 | REV_ID5 | 1 | 0 | 0 | REV_ID1 | REV_ID0 |

This register is programmed during device manufacture to indicate device characteristics.

| Bits[7:5] | REV_ID[7:5]: Revision identification |
| :--- | :--- |
|  | $000=$ Reserved |
|  | $001=$ Reserved |
|  | $010=$ ADS1x9x device |
|  | $011=$ ADS1292R device |
|  | $100=$ Reserved |
|  | $101=$ Reserved |
|  | $110=$ Reserved |
|  | $111=$ Reserved |
| Bit 4 | Reads high |
| Bits[3:2] | Reads low |
| Bits[1:0] | REV_ID[1:0]: Revision identification |
|  | $00=$ ADS1191 |
|  | $01=$ ADS1192 |
|  | $10=$ ADS1291 |
|  | $11=$ ADS1292 and ADS1292R |

## CONFIG1: Configuration Register 1

Address $=01 \mathrm{~h}$

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLE_SHOT | 0 | 0 | 0 | 0 | DR2 | DR1 | DR0 |

This register configures each ADC channel sample rate.

| Bit 7 | SINGLE_SHOT: Single-shot conversion |  |
| :---: | :---: | :---: |
|  | This bit sets the conversion mode <br> $0=$ Continuous conversion mode (default) <br> 1 = Single-shot mode |  |
| Bits[6:3] | Must be set to '0' |  |
| Bits[2:0] | DR[2:0]: Channel oversampling ratio |  |
|  | These bits determine the oversampling ratio of both channel | and channel 2. |
|  | BIT OVERSAMPLING RATIO | DATA RATE ${ }^{(1)}$ |
|  | $000 \mathrm{f}_{\text {MOD }} / 1024$ | 125 SPS |
|  | 001 f $\mathrm{f}_{\text {MOD }} / 512$ | 250 SPS |
|  | 010 f $\mathrm{f}_{\text {MOD }} / 256$ | 500 SPS (default) |
|  | $011 \mathrm{f}_{\text {MOD }} / 128$ | 1 kSPS |
|  | 100 f $\mathrm{f}_{\text {MOD }} / 64$ | 2 kSPS |
|  | $101 \mathrm{f}_{\text {MOD }} / 32$ | 4 kSPS |
|  | 110 f $\mathrm{f}_{\text {MOD }} / 16$ | 8 kSPS |
|  | 111 Do not use | Do not use |

(1) $f_{\text {CLK }}=512 \mathrm{kHz}$ and CLK_DIV $=0$ or $\mathrm{f}_{\mathrm{CLK}}=2.048 \mathrm{MHz}$ and CLK_DIV $=1$.

InsTruments

## CONFIG2: Configuration Register 2

Address = 02h

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | PDB_LOFF_ <br> COMP | PDB_REFBUF | VREF_4V | CLK_EN | 0 | INT_TEST | TEST_FREQ |

This register configures the test signal, clock, reference, and LOFF buffer.

| Bit 7 | Must be set to '1' |
| :---: | :---: |
| Bit 6 | PDB_LOFF_COMP: Lead-off comparator power-down |
|  | This bit powers down the lead-off comparators. $0=$ Lead-off comparators disabled (default) <br> 1 = Lead-off comparators enabled |
| Bit 5 | PDB_REFBUF: Reference buffer power-down |
|  | This bit powers down the internal reference buffer so that the external reference can be used. $0=$ Reference buffer is powered down (default) <br> 1 = Reference buffer is enabled |
| Bit 4 | VREF_4V: Enables 4-V reference |
|  | This bit chooses between $2.42-\mathrm{V}$ and $4.033-\mathrm{V}$ reference. $0=2.42-\mathrm{V}$ reference (default) <br> $1=4.033-\mathrm{V}$ reference |
| Bit 3 | CLK_EN: CLK connection |
|  | This bit determines if the internal oscillator signal is connected to the CLK pin when an internal oscillator is used. $0=$ Oscillator clock output disabled (default) <br> 1 = Oscillator clock output enabled |
| Bit 2 | Must be set to '0' |
| Bit 1 | INT_TEST: Test signal selection |
|  | This bit determines whether the test signal is turned on or off. $\begin{aligned} & 0=\text { Off (default) } \\ & 1=\text { On; amplitude }= \pm(\text { VREFP }- \text { VREFN }) / 2400 \end{aligned}$ |
| Bit 0 | TEST_FREQ: Test signal frequency |
|  | This bit determines the test signal frequency. $\begin{aligned} & 0=\text { At dc (default) } \\ & 1=\text { Square wave at } 1 \mathrm{~Hz} \end{aligned}$ |

## LOFF: Lead-Off Control Register

Address $=03 \mathrm{~h}$

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| COMP_TH2 | COMP_TH1 | COMP_TH0 | 1 | ILEAD_OFF1 | ILEAD_OFF0 | 0 | FLEAD_OFF |

This register configures the lead-off detection operation.

| Bits[7:5] | COMP_TH[2:0]: Lead-off comparator threshold |
| :---: | :---: |
|  | These bits determine the lead-off comparator threshold. See the Lead-Off Detection subsection of the ECG-Specific Functions section for a detailed description. |
|  | Comparator positive side |
|  | $\begin{aligned} & 000=95 \% \text { (default) } \\ & 001=92.5 \% \\ & 010=90 \% \\ & 011=87.5 \% \\ & 100=85 \% \\ & 101=80 \% \\ & 110=75 \% \\ & 111=70 \% \end{aligned}$ |
|  | Comparator negative side |
|  | $\begin{aligned} & 000=5 \% \text { (default) } \\ & 001=7.5 \% \\ & 010=10 \% \\ & 011=12.5 \% \\ & 100=15 \% \\ & 101=20 \% \\ & 110=25 \% \\ & 111=30 \% \end{aligned}$ |
| Bit 4 | Must be set to '1' |
| Bits[3:2] | ILEAD_OFF[1:0]: Lead-off current magnitude |
|  | These bits determine the magnitude of current for the current lead-off mode. $\begin{aligned} & 00=6 \mathrm{nA} \text { (default) } \\ & 01=22 \mathrm{nA} \\ & 10=6 \mu \mathrm{~A} \\ & 11=22 \mu \mathrm{~A} \end{aligned}$ |
| Bit 1 | Must be set to '0' |
| Bit 0 | FLEAD_OFF: Lead-off frequency |
|  | This bit selects ac or dc lead-off. <br> $0=$ At dc lead-off detect (default) <br> $1=$ At ac lead-off detect at $f_{D R} / 4(500 \mathrm{~Hz}$ for an $2-\mathrm{kHz}$ output rate $)$ |

## CH1SET: Channel 1 Settings

Address $=04 \mathrm{~h}$

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 |  | BIT 2 | BIT 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PD1 | GAIN1_2 | GAIN1_1 | GAIN1_0 | MUX1_3 | MUX1_2 | MUX1_1 | MUX1_0 |

This register configures the power mode, PGA gain, and multiplexer settings channels. See the Input Multiplexer section for details.

Bit 7 PD1: Channel 1 power-down
$0=$ Normal operation (default)
$1=$ Channel 1 power-down ${ }^{(1)}$
Bits[6:4] GAIN1[2:0]: Channel 1 PGA gain setting
These bits determine the PGA gain setting for channel 1.
$000=6$ (default)
$001=1$
$010=2$
$011=3$
$100=4$
$101=8$
$110=12$
Bits[3:0] MUX1[3:0]: Channel 1 input selection
These bits determine the channel 1 input selection.
$0000=$ Normal electrode input (default)
$0001=$ Input shorted (for offset measurements)
$0010=$ RLD_MEASURE
$0011=$ MVDD ${ }^{(2)}$ for supply measurement
$0100=$ Temperature sensor
$0101=$ Test signal
0110 = RLD_DRP (positive input is connected to RLDIN)
0111 = RLD_DRM (negative input is connected to RLDIN)
$1000=$ RLD_DRPM (both positive and negative inputs are connected to RLDIN)
1001 = Route IN3P and IN3N to channel 1 inputs
1010 = Reserved
(1) When powering down channel 1, make sure the input multiplexer is set to input short configuration. Bits[3:0] $=001$.
(2) For channel 1, (MVDDP - MVDDN) is [0.5(AVDD + AVSS)]; for channel 2, (MVDDP - MVDDN) is DVDD / 4. Note that to avoid saturating the PGA while measuring power supplies, the gain must be set to ' 1 '.

## CH2SET: Channel 2 Settings

Address = 05h

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PD2 | GAIN2_2 | GAIN2_1 | GAIN2_0 | MUX2_3 | MUX2_2 | MUX2_1 | MUX2_0 |

This register configures the power mode, PGA gain, and multiplexer settings channels. See the Input Multiplexer section for details.

Bit 7 PD2: Channel 2 power-down
$0=$ Normal operation (default)
1 = Channel 2 power-down ${ }^{(1)}$
Bits[6:4] GAIN2[2:0]: Channel 2 PGA gain setting
These bits determine the PGA gain setting for channel 2.
$000=6$ (default)
$001=1$
$010=2$
$011=3$
$100=4$
$101=8$
$110=12$
Bits[3:0] MUX2[3:0]: Channel 2 input selection
These bits determine the channel 2 input selection.
$0000=$ Normal electrode input (default)
$0001=$ Input shorted (for offset measurements)
$0010=$ RLD_MEASURE
0011 = VDD / 2 for supply measurement
$0100=$ Temperature sensor
$0101=$ Test signal
$0110=$ RLD_DRP (positive input is connected to RLDIN)
$0111=$ RLD_DRM (negative input is connected to RLDIN)
$1000=$ RLD_DRPM (both positive and negative inputs are connected to RLDIN)
1001 = Route IN3P and IN3N to channel 2 inputs
$1010=$ Reserved
(1) When powering down channel 2 and for ADS1291, make sure the input multiplexer is set to input short configuration. Bits[3:0] $=001$.

InSTRUMENTS

## RLD_SENS: Right Leg Drive Sense Selection

Address $=06 \mathrm{~h}$

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CHOP1 | CHOP0 | PDB_RLD | RLD_LOFF_ $_{\text {SENS }}$ | RLD2N | RLD2P | RLD1N | RLD1P |

This register controls the selection of the positive and negative signals from each channel for right leg drive derivation. See the Right Leg Drive (RLD DC Bias Circuit) subsection of the ECG-Specific Functions section for details.

## Bits[7:6] CHOP[1:0]: Chop frequency

These bits determine PGA chop frequency
$00=\mathrm{f}_{\text {MOD }} / 16$
$01=$ Reserved
$10=\mathrm{f}_{\mathrm{MOD}} / 2$
$11=f_{M O D} / 4$
Bit 5 PDB_RLD: RLD buffer power
This bit determines the RLD buffer power state.
$0=$ RLD buffer is powered down (default)
1 = RLD buffer is enabled
Bit 4 RLD_LOFF_SENSE: RLD lead-off sense function
This bit enables the RLD lead-off sense function.
$0=$ RLD lead-off sense is disabled (default)
$1=$ RLD lead-off sense is enabled
Bit 3 RLD2N: Channel 2 RLD negative inputs
This bit controls the selection of negative inputs from channel 2 for right leg drive derivation.
$0=$ Not connected (default)
1 = RLD connected to IN2N
Bit 2 RLD2P: Channel 2 RLD positive inputs
This bit controls the selection of positive inputs from channel 2 for right leg drive derivation. $0=$ Not connected (default)
1 = RLD connected to IN2P

## Bit 1 RLD1N: Channel 1 RLD negative inputs

This bit controls the selection of negative inputs from channel 1 for right leg drive derivation. $0=$ Not connected (default)
1 = RLD connected to IN1N
Bit $0 \quad$ RLD1P: Channel 1 RLD positive inputs
This bit controls the selection of positive inputs from channel 1 for right leg drive derivation.
$0=$ Not connected (default)
$1=$ RLD connected to IN1P

## LOFF_SENS: Lead-Off Sense Selection

Address $=07 \mathrm{~h}$

| BIT 7 | BIT | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | FLIP2 | FLIP1 | LOFF2N | LOFF2P | LOFF1N | LOFF1P |

This register selects the positive and negative side from each channel for lead-off detection. See the Lead-Off Detection subsection of the ECG-Specific Functions section for details. Note that the LOFF_STAT register bits should be ignored if the corresponding LOFF_SENS bits are set to ' 1 '.

Bits[7:6] Must be set to ' 0 '
Bit 5 FLIP2: Current direction selection
This bit controls the direction of the current used for lead-off derivation for channel 2.
0 = Disabled (default)
1 = Enabled
Bit $4 \quad$ FLIP1: Current direction selection
This bit controls the direction of the current used for lead-off derivation for channel 1.
$0=$ Disabled (default)
1 = Enabled
Bit 3 LOFF2N: Channel 2 lead-off detection negative inputs
This bit controls the selection of negative input from channel 2 for lead-off detection.
$0=$ Disabled (default)
1 = Enabled
Bit 2 LOFF2P: Channel 2 lead-off detection positive inputs
This bit controls the selection of positive input from channel 2 for lead-off detection.
$0=$ Disabled (default)
1 = Enabled
Bit 1 LOFF1N: Channel 1 lead-off detection negative inputs
This bit controls the selection of negative input from channel 1 for lead-off detection.
$0=$ Disabled (default)
1 = Enabled
Bit $0 \quad$ LOFF1P: Channel 1 lead-off detection positive inputs
This bit controls the selection of positive input from channel 1 for lead-off detection.
$0=$ Disabled (default)
1 = Enabled

## LOFF_STAT: Lead-Off Status

Address $=08 \mathrm{~h}$

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | BIT 0

This register stores the status of whether the positive or negative electrode on each channel is on or off. See the Lead-Off Detection subsection of the ECG-Specific Functions section for details. Ignore the LOFF_STAT values if the corresponding LOFF_SENS bits are not set to '1'.
' 0 ' is lead-on (default) and ' 1 ' is lead-off. When the LOFF_SENS bits[3:0] are ' 0 ', the LOFF_STAT bits should be ignored.

| Bit 7 | Must be set to '0' |
| :---: | :---: |
| Bit 6 | CLK_DIV : Clock divider selection <br> This bit sets the modultar divider ratio between $\mathrm{f}_{\mathrm{CLK}}$ and $\mathrm{f}_{\text {MOD }}$. Two external clock values are supported: 512 kHz and $\begin{aligned} & 2.048 \mathrm{MHz} \text {. } \\ & 0=f_{\text {MOD }}=f_{\text {CLK }} / 4 \text { (default, use when } f_{\text {CLK }}=512 \mathrm{kHz} \text { ) } \\ & 1=\mathrm{f}_{\text {MOD }}=\mathrm{f}_{\text {CLK }} / 16 \text { (use when } \mathrm{f}_{\text {CLK }}=2.048 \mathrm{MHz} \text { ) } \end{aligned}$ |
| Bit 5 | Must be set to '0' |
| Bit 4 | RLD_STAT: RLD lead-off status <br> This bit determines the status of RLD. <br> $0=$ RLD is connected (default) <br> $1=$ RLD is not connected |
| Bit 3 | IN2N_OFF: Channel 2 negative electrode status <br> This bit determines if the channel 2 negative electrode is connected or not. $0 \text { = Connected (default) }$ $1=\text { Not connected }$ |
| Bit 2 | IN2P_OFF: Channel 2 positive electrode status <br> This bit determines if the channel 2 positive electrode is connected or not. <br> $0=$ Connected (default) <br> 1 = Not connected |
| Bit 1 | IN1N_OFF: Channel 1 negative electrode status <br> This bit determines if the channel 1 negative electrode is connected or not. $0=\text { Connected (default) }$ <br> 1 = Not connected |
| Bit 0 | IN1P_OFF: Channel 1 positive electrode status <br> This bit determines if the channel 1 positive electrode is connected or not. $0=\text { Connected (default) }$ $1=\text { Not connected }$ |

## RESP1: Respiration Control Register 1

Address $=09 \mathrm{~h}$

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { RESP } \\ & \text { DEMOD_EN1 } \end{aligned}$ | $\begin{gathered} \text { RESP_MOD_ } \\ \text { EN } \end{gathered}$ | RESP_PH3 | RESP_PH2 | RESP_PH1 | RESP_PH0 | 1 | RESP_CTRL |

This register controls the respiration functionality. This register applies to the ADS1292R version only. For the ADS1291 and ADS1292 devices, 02h must be written to the RESP1 register.

| Bit 7 | RESP_DEMOD_EN1: Enables respiration demodulation circuitry |  |  |
| :---: | :---: | :---: | :---: |
|  | This bit enables and disables the demodulation circuitry on channel 1. $0=$ RESP demodulation circuitry turned off (default) <br> 1 = RESP demodulation circuitry turned on |  |  |
| Bit 6 | RESP_MOD_EN: Enables respiration modulation circuitry |  |  |
|  | This bit enables and disables the modulation circuitry on channel 1. <br> $0=$ RESP modulation circuitry turned off (default) <br> $1=$ RESP modulation circuitry turned on |  |  |
| Bits[5:2] | RESP_PH[3:0]: Respiration phase ${ }^{(1)}$ |  |  |
|  | These bits control the phase of the respiration demodulation control signal. |  |  |
|  | RESP_PH[3:0] | RESP_CLK $=32 \mathrm{kHz}$ | RESP_CLK $=\mathbf{6 4} \mathbf{~ k H z}$ |
|  | 0000 | $0^{\circ}$ (default) | $0^{\circ}$ (default) |
|  | 0001 | $11.25^{\circ}$ | $22.5{ }^{\circ}$ |
|  | 0010 | $22.5{ }^{\circ}$ | $45^{\circ}$ |
|  | 0011 | $33.75{ }^{\circ}$ | $67.5^{\circ}$ |
|  | 0100 | $45^{\circ}$ | $90^{\circ}$ |
|  | 0101 | $56.25^{\circ}$ | $112.5^{\circ}$ |
|  | 0110 | $67.5^{\circ}$ | $135^{\circ}$ |
|  | 0111 | $78.75{ }^{\circ}$ | $157.5^{\circ}$ |
|  | 1000 | $90^{\circ}$ | Not available |
|  | 1001 | $101.25^{\circ}$ | Not available |
|  | 1010 | $112.5{ }^{\circ}$ | Not available |
|  | 1011 | $123.75^{\circ}$ | Not available |
|  | 1100 | $135^{\circ}$ | Not available |
|  | 1101 | $146.25^{\circ}$ | Not available |
|  | 1110 | $157.5^{\circ}$ | Not available |
|  | 1111 | $168.75{ }^{\circ}$ | Not available |

(1) The RESP_PH3 bit is ignored when RESP_CLK $=64 \mathrm{kHz}$.

| Bit 1 | Must be set to '1' |
| :--- | :--- |
| Bit 0 | RESP_CTRL: Respiration control |
|  | This bit sets the mode of the respiration circuitry |
|  | $0=$ Internal respiration with internal clock |
|  | $1=$ Internal respiration with external clock |

## RESP2: Respiration Control Register 2

Address = 0Ah

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CALIB_ON | 0 | 0 | 0 | 0 | RESP_FREQ | RLDREF_INT | 1 |

This register controls the respiration and calibration functionality.

| Bit 7 | CALIB_ON: Calibration on <br> This bit is used to enable offset calibration. <br> $0=$ Off (default) |
| :--- | :--- |
|  | $1=$ On |
| Bits[6:3] | Must be '0' |
| Bit 2 | RESP_FREQ: Respiration control frequency (ADS1292R only) |

This bit controls the respiration control frequency when RESP_CTRL $=0$. This bit must be written with ' 1 ' for the ADS1291 and ADS1292.
$0=32 \mathrm{kHz}$ (default)
$1=64 \mathrm{kHz}$
Bit 1

## RLDREF_INT: RLDREF signal

This bit determines the RLDREF signal source.
$0=$ RLDREF signal fed externally
1 = RLDREF signal (AVDD - AVSS) / 2 generated internally (default)

## Bit $0 \quad$ Must be set to '1'

## GPIO: General-Purpose I/O Register

Address = 0Bh

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | GPIOC2 | GPIOC1 | GPIOD2 | GPIOD1 |

This register controls the GPIO pins.

| Bits[7:4] | Must be '0' |
| :--- | :--- |
| Bits[3:2] | GPIOC[2:1]: GPIO $\mathbf{1}$ and $\mathbf{2}$ control |
|  | These bits determine if the corresponding GPIOD pin is an input or output. <br>  <br> $0=$ Output <br>  <br> $1=$ Input (default) |
| Bits[1:0] | GPIOD[2:1]: GPIO 1 and 2 data |
|  | These bits are used to read and write data to the GPIO ports. <br> When reading the register, the data returned correspond to the state of the GPIO external pins, whether they are <br> programmed as inputs or as outputs. As outputs, a write to the GPIOD sets the output value. As inputs, a write to the <br> GPIOD has no effect. GPIO is not available in certain respiration modes. |
|  |  |

## ECG-SPECIFIC FUNCTIONS

## INPUT MULTIPLEXER (REROUTING THE RIGHT LEG DRIVE SIGNAL)

The input multiplexer has ECG-specific functions for the right leg drive signal. The RLD signal is available at the RLDOUT pin once the appropriate channels are selected for RLD derivation, feedback elements are installed external to the chip, and the loop is closed. This signal can be fed after filtering or fed directly into the RLDIN pin, as shown in Figure 47. This RLDIN signal can be multiplexed into any one of the input electrodes by setting the MUX bits of the appropriate channel set registers to ' 0110 ' for P -side or ' 0111 ' for N -side. Figure 47 shows the RLD signal generated from channel 1 and routed to the N -side of channel 2 . This feature can be used to dynamically change the electrode that is used as the reference signal to drive the patient body. Note that the corresponding channel cannot be used and can be powered down.

(1) Typical values for example only.

Figure 47. Example RLDOUT Signal Configured to be Routed to IN2N

## Input Multiplexer (Measuring the Right Leg Drive Signal)

The RLDOUT signal can also be routed to a channel (that is not used for the calculation of RLD) for measurement. Figure 48 shows the register settings to route the RLDIN signal to channel 2 . The measurement is done with respect to the voltage (AVDD + AVSS) / 2. This feature is useful for debugging purposes during product development.

(1) Typical values for example only.

Figure 48. RLDOUT Signal Configured to be Read Back by Channel 2

## LEAD-OFF DETECTION

Patient electrode impedances are known to decay over time. It is necessary to continuously monitor these electrode connections to verify a suitable connection is present. The ADS1291, ADS1292, and ADS1292R leadoff detection functional block provides significant flexibility to the user to choose from various lead-off detection strategies. Though called lead-off detection, this is in fact an electrode-off detection.
The basic principle is to inject an excitation signal and measure the response to find out if the electrode is off. As shown in the lead-off detection functional block diagram in Figure 49, this circuit provides two different methods of determining the state of the patient electrode. The methods differ in the frequency content of the excitation signal. Lead-off can be selectively done on a per channel basis using the LOFF_SENS register. Also, the internal excitation circuitry can be disabled and just the sensing circuitry can be enabled.


NOTE: The $R_{p}$ value must be selected in order to be below the maximum allowable current flow into a patient (in accordance with the relevant specification the latest revision of IEC 60601).

Figure 49. Lead-Off Detection

## DC Lead-Off

In this method, the lead-off excitation is with a dc signal. The dc excitation signal can be chosen from either an external pull-up or pull-down resistor or a current source or sink, as shown in Figure 50. One side of the channel is pulled to supply and the other side is pulled to ground. The internal current source and current sink can be swapped by setting the FLIP1 and FLIP2 bits in the LOFF_SENS register. In case of current source or sink, the magnitude of the current can be set by using the ILEAD_OFF[1:0] bits in the LOFF register. The current source or sink gives larger input impedance compared to the $10-\bar{M} \Omega$ pull-up or pull-down resistor.


Figure 50. DC Lead-Off Excitation Options
Sensing of the response can be done either by looking at the digital output code from the device or by monitoring the input voltages with an on-chip comparator. If either of the electrodes is off, the pull-up resistors and the pulldown resistors saturate the channel. By looking at the output code it can be determined that either the P -side or the N -side is off. To pinpoint which one is off, the comparators must be used. The input voltage is also monitored using a comparator and a 4-bit digital-to-analog converter (DAC) whose levels are set by the COMP_TH[2:0] bits in the LOFF register. The output of the comparators are stored in the LOFF_STAT register. These two registers are available as a part of the output data stream. (See the Data Output Protocol (DOUT) subsection of the SPI Interface section.) If dc lead-off is not used, the lead-off comparators can be powered down by setting the PD_LOFF_COMP bit in the CONFIG2 register.
An example procedure to turn on dc lead-off is given in the Lead-Off subsection of the Quick-Start Guide section.

## AC Lead-Off

In this method, an out-of-band ac signal is used for excitation. The ac signal is generated by alternatively providing an internal current source and current sink at the input with a fixed frequency. The excitation frequency is a function of the output data rate and is $f_{D R} / 4$. This out-of-band excitation signal is passed through the channel and measured at the output.
Sensing of the ac signal is done by passing the signal through the channel to digitize it and measure at the output. The ac excitation signals are introduced at a frequency that is above the band of interest, generating an out-of-band differential signal that can be filtered out separately and processed. By measuring the magnitude of the excitation signal at the output spectrum, the lead-off status can be calculated. Therefore, the ac lead-off detection can be accomplished simultaneously with the ECG signal acquisition.

## RLD Lead-Off

The ADS1291, ADS1292, and ADS1292R provide two modes for determining whether the RLD is correctly connected:

- RLD lead-off detection during normal operation
- RLD lead-off detection during power-up

The following sections provide details of the two modes of operation.

## RLD Lead-Off Detection During Normal Operation

During normal operation, the ADS1291, ADS1292, and ADS1292R RLD lead-off at power-up function cannot be used because it is necessary to power off the RLD amplifier.

## RLD Lead-Off Detection At Power-Up

This feature is included in the ADS1291, ADS1292, and ADS1292R for use in determining whether the right leg electrode is suitably connected. At power-up, the ADS1291, ADS1292, and ADS1292R provides a procedure to determine the RLD electrode connection status using a current sink, as shown in Figure 51. The reference level of the comparator is set to determine the acceptable RLD impedance threshold.


NOTE: The $R_{P}$ value must be selected in order to be below the maximum allowable current flow into a patient (in accordance with the relevant specification the latest revision of IEC 60601).

Figure 51. RLD Lead-Off Detection at Power-Up
When the RLD amplifier is powered on, the current source has no function. Only the comparator can be used to sense the voltage at the output of the RLD amplifier. The comparator thresholds are set by the same LOFF[7:5] bits used to set the thresholds for other negative inputs.

ADS1292 ADS1292R

## Right Leg Drive (RLD DC Bias Circuit)

The right leg drive (RLD) circuitry is used as a means to counter the common-mode interference in a ECG system as a result of power lines and other sources, including fluorescent lights. The RLD circuit senses the common-mode of a selected set of electrodes and creates a negative feedback loop by driving the body with an inverted common-mode signal. The negative feedback loop restricts the common-mode movement to a narrow range, depending on the loop gain. Stabilizing the entire loop is specific to the individual user system based on the various poles in the loop. The ADS1291, ADS1292, and ADS1292R integrates the muxes to select the channel and an operational amplifier. All the amplifier terminals are available at the pins, allowing the user to choose the components for the feedback loop. The circuit shown in Figure 52 shows the overall functional connectivity for the RLD bias circuit.
The reference voltage for the right leg drive can be chosen to be internally generated (AVDD + AVSS) / 2 or it can be provided externally with a resistive divider. The selection of an internal versus external reference voltage for the RLD loop is defined by writing the appropriate value to the RLDREF_INT bit in the RESP2 register.

(1) Typical values.

Figure 52. RLD Channel Selection
If the RLD function is not used, the amplifier can be powered down using the PDB_RLD bit. This bit is also used in daisy-chain mode to power-down all but one of the RLD amplifiers.
The functionality of the RLDIN pin is explained in the Input Multiplexer section.

## RLD Configuration with Multiple Devices

Figure 53 shows multiple devices connected to an RLD.


Figure 53. RLD Connection for Multiple Devices

## PACE DETECT

The ADS1291 and ADS1292 provide flexibility for PACE detection by using an external hardware. The external hardware approach is made possible by bringing out the output of the PGA at pins: PGA1P, PGA1N and PGA2P, PGA2N.

External hardware circuitry can be used to detect the presence of the pulse. The output of the PACE detection logic can then be fed into the device through one of the GPIO pins. The GPIO data are transmitted through the SPI port and loaded $2 \mathrm{t}_{\mathrm{CLK}}$ b before $\overline{\text { DRDY }}$ goes low.

When in pace detection mode, the chopping ripple can interfere with pace detect in hardware. It is therefore preffered to chop thee PGA at a higher frequency ( 32 kHz or 64 kHz ). The RC filter at the PGA output, suppresses this ripple to a reasonable level. Additionally, suppression can be obtained with an additional RC stage. The trade-off with chopping the PGA at a higher frequency is an increase in the input bias current. Figure 6 shows bias current versus input voltage for three different chop frequencies.

## RESPIRATION

The ADS1292R provides two options for respiration: internal respiration with external clock and internal respiration with internal clock, as shown in Table 15.

Table 15. Respiration Control

| RESP_CTRL |  |
| :---: | :--- |
| 0 | Internal respiration with internal clock |
| 1 | Internal respiration with external clock |

www.ti.com.cn

## Internal Respiration Circuitry with Internal Clock (ADS1292R)

This mode is set by RESP_CTRL $=0$. Figure 54 shows a block diagram of the internal respiration circuitry. The internal modulation and demodulator circuitry can be selectively used. The modulation block is controlled by the RESP_MOD_EN bit and the demodulation block is controlled by the RESP_DEMOD_EN bit. The modulation signal is a square wave of the magnitude VREFP - AVSS. When the internal modulation circuitry is used, the output of the modulation circuitry is available at the RESP_MODP and RESP_MODM pins of the device. This availability allows custom filtering to be added to the square wave modulation signal. In this mode, GPIO1 and GPIO2 can be used for other purposes. The modulation frequency of the respiration circuit is set by the RESP_FREQ bits.


Figure 54. Internal Respiration Timing Diagram

## Internal Respiration Circuitry with External Clock (ADS1292R)

This mode is set by RESP_CTRL = 1. In this mode GPIO1 and GPIO2 are automatically configured as inputs. GPIO1 and GPIO2 cannot be used for other purposes. The signals must be provided as described in Figure 55.


Figure 55. Internal Respiration (RESP_CTRL = 1) Timing Diagram

Table 16. Timing Characteristics for Figure $55^{(1)}$

|  | DESCRIPTION | $1.65 \mathrm{~V} \leq$ DVDD $\leq 3.6 \mathrm{~V}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER |  | MIN | TYP | MAX |  |
| $t_{\text {PHASE }}$ | Respiration phase delay | 0 |  | 168.75 | Degrees |
| $t_{\text {BLKDL }}$ | Modulation clock rising edge to XOR signal |  | 0 | 5 | ns |

(1) Specifications apply from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## ADS1292R Application

The ADS1292R channel 1 with respiration enabled mode cannot be used to acquire ECG signals. If the right arm (RA) and left arm (LA) leads are intended to measure respiration and ECG signals, the two leads can be wired into channel 1 for respiration and channel 2 for ECG signals, as shown in Figure 56.


NOTE: Patient and input protection circuitry not shown.
Figure 56. Typical Respiration Circuitry

Figure 57 shows a respiration test circuit. Figure 58 and Figure 59 plot noise on channel 1 for the ADS1292R as baseline impedance, gain, and phase are swept. The $x$-axis is the baseline impedance, normalized to a $30-\mu \mathrm{A}$ modulation current (as shown in Equation 11).


Figure 57. Respiration Noise Test Circuit


Figure 58. Channel 1 Noise versus Impedance for 32-kHz Modulation Clock and Phase
(BW $=32 \mathrm{~Hz}$, Respiration Modulation Clock $=32$ kHz)


Figure 59. Channel 1 Noise versus Impedance for $64-\mathrm{kHz}$ Modulation Clock and Phase (BW $=32 \mathrm{~Hz}$, Respiration Modulation Clock $=64 \mathrm{kHz}$ )
$\mathrm{R}_{\text {NORMALIZED }}=\frac{\mathrm{R}_{\text {ACTUAL }} \times \mathrm{I}_{\text {ACTUAL }}}{30 \mu \mathrm{~A}}$
where:
$R_{\text {ACTUAL }}$ is the baseline body impedance,
$\mathrm{I}_{\text {ACTUAL }}$ is the modulation current, as calculated by (VREFP - AVSS) divided by the impedance of the modulation circuit.

For example, if modulation frequency $=32 \mathrm{kHz}, \mathrm{R}_{\text {ACTUAL }}=3 \mathrm{k} \Omega, \mathrm{I}_{\text {ACTUAL }}=50 \mu \mathrm{~A}$, and $\mathrm{R}_{\text {NORMALIZED }}=(3 \mathrm{k} \Omega \times 50$ $\mu \mathrm{A}) / 29 \mu \mathrm{~A}=5.1 \mathrm{k} \Omega$.
Referring to Figure 58 and Figure 59, it can be noted that gain $=4$ and phase $=112.5^{\circ}$ yield the best performance at $4.6 \mu \mathrm{~V}_{\text {Pp }}$. Low-pass filtering this signal with a high-order $2-\mathrm{Hz}$ cutoff can reduce the noise to less than 1200 nV PP. The impedance resolution is $1200 \mathrm{nV} \mathrm{VP} / 30 \mu \mathrm{~A}=40 \mathrm{~m} \Omega$.
When the modulation frequency is 32 kHz , gains of 3 and 4 and phase of $112.5^{\circ}$ and $135^{\circ}$ are recommended.
When the modulation frequency is 64 kHz , gains of 2 and 3 and phase of $135^{\circ}$ and $157^{\circ}$ are recommended for best performance.

## QUICK-START GUIDE

## PCB LAYOUT

## Power Supplies and Grounding

The ADS1291, ADS1292, and ADS1292R have two supplies: AVDD and DVDD. AVDD should be as quiet as possible. AVDD provides the supply to the charge pump block and has transients at $\mathrm{f}_{\mathrm{CLK}}$. It is important to eliminate noise from AVDD that is non-synchronous with the ADS1291, ADS1292, and ADS1292R operation. Each ADS1291, ADS1292, and ADS1292R supply should be bypassed with $10-\mu \mathrm{F}$ and a $0.1-\mu \mathrm{F}$ solid ceramic capacitors. It is recommended that placement of the digital circuits (such as the DSP, microcontrollers, and FPGAs) in the system is done such that the return currents on those devices do not cross the ADS1291, ADS1292, and ADS1292R analog return path. The ADS1291, ADS1292, and ADS1292R can be powered from unipolar or bipolar supplies.
The capacitors used for decoupling can be of the surface-mount, low-cost, low-profile multi-layer ceramic type. In most cases the VCAP1 capacitor can also be a multi-layer ceramic, but in systems where the board is subjected to high or low frequency vibration, it is recommend that a non-ferroelectric capacitor such as a tantalum or class 1 capacitor (for example, C0G or NPO) be installed. EIA class 2 and class 3 dielectrics (such as X7R, X5R, X8R, and such) are ferroelectric. The piezoelectric property of these capacitors can appear as electrical noise coming from the capacitor. When using internal reference, noise on the VCAP1 node results in performance degradation.

## Connecting the Device to Unipolar (+3 V or +1.8 V) Supplies

Figure 60 illustrates the ADS1291, ADS1292, and ADS1292R connected to a unipolar supply. In this example, the analog supply (AVDD) is referenced to analog ground (AVSS) and the digital supply (DVDD) is referenced to digital ground (DGND).


NOTE: Place the capacitors for supply, reference, VCAP1, and VCAP2 as close to the package as possible. (1) When using the ADS1292R and the channel 1 respiration function, this capacitor must be 47 nF .

Figure 60. Single-Supply Operation

## Connecting the Device to Bipolar ( $\pm 1.5$ V or 1.8 V) Supplies

Figure 61 illustrates the ADS1291, ADS1292, and ADS1292R connected to a bipolar supply. In this example, the analog supplies connect to the device analog supply (AVDD). This supply is referenced to the device analog return (AVSS), and the digital supply (DVDD) is referenced to the device digital ground return (DGND).


NOTE: Place the capacitors for supply, reference, VCAP1, and VCAP2 as close to the package as possible.
(1) When using the ADS1292R and the channel 1 respiration function, this capacitor must be 47 nF .

Figure 61. Bipolar Supply Operation

## Shielding Analog Signal Paths

As with any precision circuit, careful PCB layout ensures the best performance. It is essential to make short, direct interconnections and avoid stray wiring capacitance-particularly at the analog input pins and AVSS. These analog input pins are high-impedance and extremely sensitive to extraneous noise. The AVSS pin should be treated as a sensitive analog signal and connected directly to the supply ground with proper shielding. Leakage currents between the PCB traces can exceed the ADS1291, ADS1292, and ADS1292R input bias current if shielding is not implemented. Digital signals should be kept as far as possible from the analog input signals on the PCB.

## POWER-UP SEQUENCING

Before device power-up, all digital and analog inputs must be low. At the time of power-up, all of these signals should remain low until the power supplies have stabilized, as shown in Figure 62. At this time, begin supplying the master clock signal to the CLK pin. Wait for time t por $^{2}$, then transmit a RESET pulse. After releasing RESET, the configuration register must be programmed, see the CONFIG1: Configuration Register 1 subsection of the Register Map section for details. The power-up sequence timing is shown in Table 17.


Figure 62. Power-Up Timing Diagram

Table 17. Power-Up Sequence Timing

| SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {POR }}$ | Wait after power-up until reset | $2^{12}$ |  | $t_{\text {MOD }}$ |  |
| $t_{\text {RST }}$ | Reset low width | 1 |  | $t_{\text {MOD }}$ |  |

## SETTING THE DEVICE FOR BASIC DATA CAPTURE

This section outlines the procedure to configure the device in a basic state and capture data. This procedure is intended to put the device in a data sheet condition to check if the device is working properly in the user's system. It is recommended that this procedure be followed initially to get familiar with the device settings. Once this procedure has been verified, the device can be configured as needed. For details on the timings for commands refer to the appropriate sections in the data sheet. Also, some sample programming codes are added for the ECG-specific functions. Figure 63 details a flow chart of the configuration procedure.

## Lead-Off

Sample code to set dc lead-off with current source or sink resistors on all channels
WREG LOFF 10h // Comparator threshold at 95\% and 5\%, current source or sink resistor // DC lead-off
WREG CONFIG2 EOh // Turn-on dc lead-off comparators
WREG LOFF_SENS OFh // Turn on both P- and N-side of all channels for lead-off sensing
Observe the status bits of the output data stream to monitor lead-off status.


Figure 63. Initial Flow at Power-Up

ADS1292

## REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision A (March 2012) to Revision B Page

- Added QFN package to device graphic1
- Changed AVSS to DGND row in Absolute Maximum Ratings table .................................................................................... 2
- Changed parameters of Supply Current (RLD Amplifier Turned Off) section in Electrical Characteristics table6
- Added QFN pin out drawing ............................................................................................................................................ 11
- Changed description of bit 6 in LOFF_STATUS: Lead-Off Status register47
Changes from Original（December 2011）to Revision A Page
－Changed device graphic ..... 1
－Changed 器件状态从混合状态到生产数据 ..... 1
－Changed 第二个特性着重号 ..... 1
－Updated Family and Ordering Information table ..... 2
－Moved ADS1292R to production status ..... 2
－Deleted footnote 2 from Family and Ordering Information table ..... 2
－Changed values of AVDD to AVSS and DVDD to DGND rows in Absolute Maximum Ratings table ..... 2
－Changed Operating temperature range parameter in Absolute Maximum Ratings table ..... 2
－Changed DC Channel Performance，INL parameter test conditions in Electrical Characteristics table ..... 3
－Changed AC Channel Performance，SNR and THD parameters test conditions in Electrical Characteristics table ..... 3
－Added third Channel Performance，THD parameter row to Electrical Characteristics table ..... 3
－Added Digital Filter section to Electrical Characteristics table ..... 4
－Deleted Right Leg Drive Amplifier，Quiescent power consumption parameter test condition from Electrical Characteristics table ..... 4
－Changed Respiration，Impedance measurement noise parameter test conditions in Electrical Characteristics table ..... 4
－Changed Respiration，Maximum modulator current parameter in Electrical Characteristics table ..... 4
－Changed Power－Supply Requirements，Digital supply parameter in Electrical Characteristics table ..... 5
－Changed first I ${ }_{\text {DVDD }}$ Supply Current，Normal mode parameter test conditions in Electrical Characteristics table ..... 6
－Changed 3－V Power Dissipation，Quiescent power dissipation，per channel parameter typical specifications in Electrical Characteristics table ..... 6
－Added C FIlter to Typical Characteristics conditions ..... 13
－Updated Figure 5 ..... 13
－Updated Figure 9 and Figure 12 ..... 13
－Added C $\mathrm{C}_{\text {Flter }}$ to Typical Characteristics conditions ..... 14
－Added C Filter $^{\text {to Ty Tyical Characteristics conditions }}$ ..... 15
－Changed description of CHnSET setting in Supply Measurements（MVDDP，MVDDN）section ..... 19
－Changed second paragraph of PGA Settings and Input Range section ..... 21
－Changed description of PD＿REFBUF bit in the Reference section ..... 25
－Updated second column title in Table 9 ..... 27
－Updated Figure 41 ..... 34
－Updated description of DOUT and $\overline{\text { DRDY }}$ in RDATAC：Read Data Continuous section ..... 36
－Updated RLD＿STAT in address 08h of Table 14 ..... 39
－Changed description of bit 1 in CONFIG2：Configuration Register 2 ..... 41
－Changed descriptions of bits［3：0］in CH2SET：Channel 2 Settings ..... 44
－Updated Figure 54 ..... 57
－Added description of Figure 55，Figure 55，and Table 16 to Internal Respiration Circuitry with External Clock （ADS1292R）section ..... 58
－Added ADS1292R Application section ..... 58
－Updated Figure 58 and Figure 59 ..... 59
－Updated Figure 60 and added footnote 1 ..... 60
－Updated Figure 61 and added footnote 1 ..... 61


## PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1291IPBS | ACTIVE | TQFP | PBS | 32 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS1291 | Samples |
| ADS1291IPBSR | ACTIVE | TQFP | PBS | 32 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS1291 | Samples |
| ADS1291IRSMR | ACTIVE | VQFN | RSM | 32 | 3000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS <br> 1291 | Samples |
| ADS1291IRSMT | ACTIVE | VQFN | RSM | 32 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { ADS } \\ & 1291 \end{aligned}$ | Samples |
| ADS1292IPBS | ACTIVE | TQFP | PBS | 32 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS1292 | Samples |
| ADS1292IPBSR | ACTIVE | TQFP | PBS | 32 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS1292 | Samples |
| ADS1292IRSMR | ACTIVE | VQFN | RSM | 32 | 3000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { ADS } \\ & 1292 \end{aligned}$ | Samples |
| ADS1292IRSMT | ACTIVE | VQFN | RSM | 32 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { ADS } \\ & 1292 \end{aligned}$ | Samples |
| ADS1292RIPBS | ACTIVE | TQFP | PBS | 32 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 1292R | Samples |
| ADS1292RIPBSR | ACTIVE | TQFP | PBS | 32 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 1292R | Samples |
| ADS1292RIRSMR | ACTIVE | VQFN | RSM | 32 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS <br> 1292R | Samples |
| ADS1292RIRSMT | ACTIVE | VQFN | RSM | 32 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS <br> 1292R | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): Tl defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> ( $\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | $\mathbf{B 0}$ <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | $\mathbf{W}$ <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1291IPBSR | TQFP | PBS | 32 | 1000 | 330.0 | 16.4 | 7.2 | 7.2 | 1.5 | 12.0 | 16.0 | Q2 |
| ADS1291IRSMR | VQFN | RSM | 32 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |
| ADS1291IRSMT | VQFN | RSM | 32 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |
| ADS1292IPBSR | TQFP | PBS | 32 | 1000 | 330.0 | 16.4 | 7.2 | 7.2 | 1.5 | 12.0 | 16.0 | Q2 |
| ADS1292IRSMR | VQFN | RSM | 32 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |
| ADS1292IRSMT | VQFN | RSM | 32 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |
| ADS1292RIPBSR | TQFP | PBS | 32 | 1000 | 330.0 | 16.4 | 7.2 | 7.2 | 1.5 | 12.0 | 16.0 | Q2 |
| ADS1292RIRSMR | VQFN | RSM | 32 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |
| ADS1292RIRSMT | VQFN | RSM | 32 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1291IPBSR | TQFP | PBS | 32 | 1000 | 367.0 | 367.0 | 38.0 |
| ADS1291IRSMR | VQFN | RSM | 32 | 3000 | 367.0 | 367.0 | 35.0 |
| ADS1291IRSMT | VQFN | RSM | 32 | 250 | 210.0 | 185.0 | 35.0 |
| ADS1292IPBSR | TQFP | PBS | 32 | 1000 | 367.0 | 367.0 | 38.0 |
| ADS1292IRSMR | VQFN | RSM | 32 | 3000 | 367.0 | 367.0 | 35.0 |
| ADS1292IRSMT | VQFN | RSM | 32 | 250 | 210.0 | 185.0 | 35.0 |
| ADS1292RIPBSR | TQFP | PBS | 32 | 1000 | 367.0 | 367.0 | 38.0 |
| ADS1292RIRSMR | VQFN | RSM | 32 | 3000 | 367.0 | 367.0 | 35.0 |
| ADS1292RIRSMT | VQFN | $R S M$ | 32 | 250 | 210.0 | 185.0 | 35.0 |

PBS (S-PQFP-G32) PLASTIC QUAD FLATPACK


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. QFN (Quad Flatpack No-Lead) Package configuration.
(1) The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
RSM (S-PVQFN-N32) PLASTIC QUAD FLATPACK NO-LEAD

THERMAL INFORMATION
This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Bottom View<br>Exposed Thermal Pad Dimensions

NOTE: All linear dimensions are in millimeters

RSM (S-PVQFN-N32)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.

## 重要声明

德州仪器（TI）及其下属子公司有权根据 JESD46 最新标准，对所提供的产品和服务进行更正，修改，增强，改进或其它更改，并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息，并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。
TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内，且 TI 认为有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定，否则没有必要对每种组件的所有参数进行测试。
TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险，客户应提供充分的设计与操作安全措施。
TI 不对任何 TI 专利权，版权，屏蔽作品权或其它与使用了 TI 组件或服务的组合设备，机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息，不能构成从 TI 获得使用这些产品或服 务的许可，授权，或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可，或是 TI 的专利权或其它知识产权方面的许可。
对于 TI 的产品手册或数据表中 TI 信息的重要部分，仅在没有对内容进行任何篡改且带有相关授权，条件，限制和声明的情况 下才允许进行复制。 TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。
在转售 TI 组件或服务时，如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分，则会失去相关 TI 组件 或服务的所有明示或暗示授权，且这是不正当的，欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。
客户认可并同意，尽管任何应用相关信息或支持仍可能由 TI 提供，但他们将独力负责满足与其产品及在其应用中使用 TI 产品相关的所有法律，法规和安全相关要求。客户声明并同意，他们具备制定与实施安全措施所需的全部专业技术和知识，可预见故障的危险后果，监测故障及其后果，降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。
在某些场合中，为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此，此类组件仍然服从这些条款。
TI 组件未获得用于 FDA Class III（或类似的生命做关医疗设备）的授权许可，除非各方授权官员已经达成了专门管控此类使用的特别协议。只有那些 TI 特别注明属于军用等级或＂增强型塑料＂的 TI 组件才是设计或专门用于军事／航空应用或环境的。购买者认可并同 意，对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用，其风险由客户单独承担，并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。
TI 已明确指定符合 ISO／TS16949 要求的产品，这些产品主要用于汽车。在任何情况下，因使用非指定产品而无法达到 ISO／TS16949 要求，TI不承担任何责任。

|  | 产品 |  | 应用 |
| :---: | :---: | :---: | :---: |
| 数字音频 | www．ti．com．cn／audio | 通信与电信 | www．ti．com．cn／telecom |
| 放大器和线性器件 | www．ti．com．cn／amplifiers | 计算机及周边 | www．ti．com．cn／computer |
| 数据转换器 | www．ti．com．cn／dataconverters | 消费电子 | www．ti．com／consumer－apps |
| DLP® 产品 | www．dlp．com | 能源 | www．ti．com／energy |
| DSP－数字信号处理器 | www．ti．com．cn／dsp | 工业应用 | www．ti．com．cn／industrial |
| 时钟和计时器 | www．ti．com．cn／clockandtimers | 医疗电子 | www．ti．com．cn／medical |
| 接口 | www．ti．com．cn／interface | 安防应用 | www．ti．com．cn／security |
| 逻辑 | www．ti．com．cn／logic | 汽车电子 | www．ti．com．cn／automotive |
| 电源管理 | www．ti．com．cn／power | 视频和影像 | www．ti．com．cn／video |
| 微控制器（MCU） | www．ti．com．cn／microcontrollers |  |  |
| RFID 系统 | www．ti．com．cn／rfidsys |  |  |
| OMAP应用处理器 | www．ti．com／omap |  |  |
| 无线连通性 | www．ti．com．cn／wirelessconnectivity | 德州仪器在线技术支持社区 | www．deyisupport．com |

## Mailing Address：Texas Instruments，Post Office Box 655303，Dallas，Texas 75265

Copyright © 2015，Texas Instruments Incorporated

