











LP3981



SNVS159H-OCTOBER 2001-REVISED JULY 2015

# LP3981 Micropower, 300-mA Ultra-Low-Dropout CMOS Voltage Regulator

#### **Features**

- 2.5-V to 6-V Input Range
- 300-mA Output Current
- 60-dB PSRR at 1 kHz
- ≤ 1-µA Quiescent Current When Shut Down
- Fast Turnon Time: 120  $\mu$ s (typical) with  $C_{BYPASS}$  =  $0.01 \, \mu F$
- 132-mV Typical Dropout with 300-mA Load
- 35-µVrms Output Noise Over 10 Hz to 100 kHz
- Logic Controlled Enable
- Stable With Ceramic and High-Quality Tantalum Capacitors
- Thermal Shutdown and Short-Circuit Current Limit
- Low Thermal Resistance in WSON-6 Package Gives Excellent Power Capability

# Applications

- **CDMA Cellular Handsets**
- Wideband CDMA Cellular Handsets
- **GSM Cellular Handsets**
- Portable Information Appliances

# 3 Description

Performance of the LP3981 device is optimized for battery-powered systems to deliver ultra-low-noise, extremely low dropout voltage, and low quiescent current. Regulator ground current increases only slightly in dropout, further prolonging the battery life.

Power supply rejection is better than 60 dB at low frequencies. This high power supply rejection is maintained down to lower input voltage levels common to battery-operated circuits.

The device is ideal for mobile phone and similar battery-powered wireless applications. It provides up to 300 mA, from a 2.5-V to 6-V input, consuming less than 1 µA in disable mode.

The LP3981 is available in 8-pin VSSOP-8 and 6-pin WSON packages. Performance is specified for -40°C to +125°C temperature range. The device available in the following output voltages: 2.5 V, 2.7 V, 2.8 V, 2.83 V, 3 V, 3.03 V and 3.3 V as standard. Other output options can be made available; contact your local TI sales office for more information.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |  |
|-------------|-----------|-------------------|--|--|--|
| I D2004     | WSON (6)  | 4.00 mm x 3.00 mm |  |  |  |
| LP3981      | VSSOP (8) | 3.00 mm x 3.00 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Circuit



Note: Pin numbers in parenthesis indicate WSON package.



# **Table of Contents**

| 1 | Features 1                           |    | 8.2 Functional Block Diagram                     |    |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.3 Feature Description                          |    |
| 3 | Description 1                        |    | 8.4 Device Functional Modes                      | 11 |
| 4 | Revision History2                    | 9  | Application and Implementation                   | 12 |
| 5 | Pin Configuration and Functions3     |    | 9.1 Application Information                      | 12 |
| 6 | Specifications4                      |    | 9.2 Typical Application                          | 12 |
| · | 6.1 Absolute Maximum Ratings 4       | 10 | Power Supply Recommendations                     | 15 |
|   | 6.2 ESD Ratings                      | 11 | Layout                                           | 15 |
|   | 6.3 Recommended Operating Conditions |    | 11.1 Layout Guidelines                           | 15 |
|   | 6.4 Thermal Information              |    | 11.2 Layout Example                              | 15 |
|   | 6.5 Electrical Characteristics       | 12 | Device and Documentation Support                 | 16 |
|   | 6.6 Timing Requirements              |    | 12.1 Community Resources                         | 16 |
|   | 6.7 Typical Characteristics          |    | 12.2 Trademarks                                  | 16 |
| 7 | Parameter Measurement Information9   |    | 12.3 Electrostatic Discharge Caution             | 16 |
| 8 | Detailed Description 10              |    | 12.4 Glossary                                    | 16 |
| • | 8.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information | 16 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | hanges from Revision G (May 2013) to Revision H Page                                                                                                                                                                                                                                                         |      |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| •        | Added Device Information and Pin Configuration and Functions sections, ESD Rating table, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections | 1    |  |
| •        | Update pin names to TI nomenclature                                                                                                                                                                                                                                                                          | 1    |  |
| •        | Deleted Ordering Information table - duplicative of POA                                                                                                                                                                                                                                                      | 1    |  |
| •        | Deleted Lead temperature spec from Abs Max table - it is in POA.                                                                                                                                                                                                                                             | 4    |  |
| •        | Deleted rows for max power dissipation - info in Power Dissipation and Device Operation                                                                                                                                                                                                                      | 4    |  |
| •        | Deleted rows for max power dissipation - info in Power Dissipation and Device Operation                                                                                                                                                                                                                      | 4    |  |
| <u>.</u> | Added 2 new paragraphs to Power Dissipation and Device Operation subsection.                                                                                                                                                                                                                                 | 13   |  |
| CI       | nanges from Revision F (May 2013) to Revision G                                                                                                                                                                                                                                                              | Page |  |
| •        | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                           | 10   |  |



# 5 Pin Configuration and Functions



NGC Package 6-Pin WSON With Exposed Thermal Pad Top View



# **Pin Descriptions**

| i iii becompliene |       |      |      |                                                                           |  |
|-------------------|-------|------|------|---------------------------------------------------------------------------|--|
| PIN               |       |      | TVDE | DECORIDATION                                                              |  |
| NAME              | VSSOP | WSON | TYPE | DESCRIPTION                                                               |  |
| BYPASS            | 6     | 5    | _    | Optional bypass capacitor for noise reduction.                            |  |
| EN                | 7     | 6    | 1    | Enable input logic, enable high.                                          |  |
| GND               | 5     | 4    | G    | Common ground. Connect to PAD.                                            |  |
| IN                | 2     | 2    | 1    | Input voltage of the LDO.                                                 |  |
| NC                | 3, 8  | _    | _    | No internal connection.                                                   |  |
| OUT               | 1     | 1    | 0    | Output voltage of the LDO.                                                |  |
| OUT-SENSE         | 4     | 3    | 0    | Output. Voltage sense pin. Must be connected to OUT for proper operation. |  |
| THERMAL PAD       | _     | √    | _    | Common ground. Connect to pin 4.                                          |  |

Copyright © 2001–2015, Texas Instruments Incorporated



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)(3)

|                                       | MIN                      | MAX | UNIT |
|---------------------------------------|--------------------------|-----|------|
| IN, EN                                | -0.3                     | 6.5 | V    |
| OUT, OUT-SENSE                        | $-0.3$ to $V_{IN} + 0.3$ | 6.5 | V    |
| Junction temperature                  |                          | 150 | °C   |
| Storage temperature, T <sub>stq</sub> | -65                      | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to the potential at the GND pin.

#### 6.2 ESD Ratings

|                    |                         |                                                        | VALUE | UNIT     |
|--------------------|-------------------------|--------------------------------------------------------|-------|----------|
| V                  | Flactroatatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V        |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine model                                          | ±200  | <b>V</b> |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)(2)

|                      | MIN | NOM MAX  | UNIT |
|----------------------|-----|----------|------|
| V <sub>IN</sub>      | 2.7 | 6        | V    |
| V <sub>EN</sub>      | 0   | $V_{IN}$ | V    |
| Junction temperature | -40 | 125      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.4 Thermal Information

|                       |                                                | LP3         |            |      |
|-----------------------|------------------------------------------------|-------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                  | DGK (VSSOP) | NGC (WSON) | UNIT |
|                       |                                                | 8 PINS      | 6 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance, High K | 177         | 56.5       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance      | 67.7        | 76.8       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance           | 97.4        | 30.9       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter     | 10.8        | 3.3        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter   | 96          | 31         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance   | N/A         | 10.7       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

B) If Military/Aerospace specified devices are required, contact the TI Sales Office/Distributors for availability and specifications.

<sup>(2)</sup> All voltages are with respect to the potential at the GND pin.



# 6.5 Electrical Characteristics

Unless otherwise specified:  $V_{EN}$  = 1.2 V,  $V_{IN}$  =  $V_{OUT}$  + 0.5 V,  $C_{IN}$  = 2.2  $\mu$ F,  $C_{BP}$  = 0.033  $\mu$ F,  $I_{OUT}$  = 1 mA,  $C_{OUT}$  = 2.2  $\mu$ F. All values are for  $T_J$  = 25°C, unless otherwise specified. (1)(2)

|                         | PARAMETER                                   | TEST CONDITIONS                                                                                                                                             | MIN  | TYP    | MAX   | UNIT                         |
|-------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-------|------------------------------|
|                         | Output voltage telerance                    |                                                                                                                                                             | -2   |        | 2     | % of                         |
|                         | Output voltage tolerance                    | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                                        | -3   |        | 3     | $V_{\text{OUT}(\text{nom})}$ |
|                         | Line regulation error                       | $V_{IN} = V_{OUT} + 0.5 \text{ V to 6 V, T}_A < 85^{\circ}\text{C}$                                                                                         | -0.1 | 0.005  | 0.1   | %/V                          |
| $\Delta V_{\text{OUT}}$ | Line regulation error                       | V <sub>IN</sub> = V <sub>OUT</sub> + 0.5 V to 6 V, T <sub>J</sub> ≤125°C                                                                                    | -0.2 |        | 0.2   | %/V                          |
|                         |                                             | I <sub>OUT</sub> = 1 mA to 300 mA                                                                                                                           |      | 0.0003 |       |                              |
|                         | Load regulation error <sup>(3)</sup>        | $I_{OUT} = 1$ mA to 300 mA<br>$T_{J} = -40^{\circ}$ C to +125°C                                                                                             |      |        | 0.005 | %/mA                         |
| PSRR                    | Power supply rejection ratio <sup>(4)</sup> | $V_{IN} = V_{OUT(nom)} + 1 V,$<br>f = 1  kHz,<br>$I_{OUT} = 50 \text{ mA (Figure 16)}$                                                                      |      | 50     |       | dB                           |
| PSKK                    | Power supply rejection ratio                | $V_{IN} = V_{OUT(nom)} + 1 V,$<br>f = 10  kHz,<br>$I_{OUT} = 50 \text{ mA (Figure 16)}$                                                                     |      | 55     |       | αв                           |
|                         |                                             | V <sub>EN</sub> = 1.2 V, I <sub>OUT</sub> = 1 mA                                                                                                            |      | 70     |       |                              |
|                         | Quiescent current                           | $V_{EN} = 1.2 \text{ V}, I_{OUT} = 1 \text{ mA}$<br>$T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                    |      |        | 120   | μΑ                           |
|                         |                                             | $V_{EN}$ = 1.2 V, $I_{OUT}$ = 1 mA to 300 mA, $V_{OUT}$ = 2.5 V <sup>(5)</sup>                                                                              |      | 170    |       |                              |
| IQ                      |                                             | $V_{EN} = 1.2 \text{ V}, I_{OUT} = 1 \text{ mA to } 300 \text{ mA}, \\ V_{OUT} = 2.5 \text{ V} \\ T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}^{(5)}$ |      |        | 210   |                              |
|                         |                                             | V <sub>EN</sub> = 0.4 V                                                                                                                                     |      | 0.003  |       |                              |
|                         |                                             | $V_{EN} = 0.4 \text{ V}, T_J = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                        |      |        | 1.5   |                              |
|                         |                                             | I <sub>OUT</sub> = 1 mA                                                                                                                                     |      | 0.5    |       |                              |
|                         |                                             | $I_{OUT} = 1 \text{ mA}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                |      |        | 5     |                              |
|                         | Dropout voltage (6)                         | I <sub>OUT</sub> = 200 mA                                                                                                                                   |      | 88     |       | ١ ,,                         |
|                         | Dropout Voltage W                           | $I_{OUT} = 200 \text{ mA}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                              |      |        | 133   | mV                           |
|                         |                                             | I <sub>OUT</sub> = 300 mA                                                                                                                                   |      | 132    |       |                              |
|                         |                                             | $I_{OUT} = 300 \text{ mA}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                              |      |        | 200   |                              |
| I <sub>SC</sub>         | Short-circuit current limit                 | Output grounded (steady state)                                                                                                                              |      | 600    |       | mA                           |
| e <sub>n</sub>          | Output noise voltage                        | $BW = 10 \ Hz \ to \ 100 \ kHz,$ $C_{BP} = 0.033 \ \mu F$                                                                                                   |      | 35     |       | $\mu V_{\text{RMS}}$         |
| _                       | Thermal shutdown temperature                |                                                                                                                                                             |      | 160    |       | °C                           |
| T <sub>SD</sub>         | Thermal shutdown hysteresis                 |                                                                                                                                                             |      | 20     |       | C                            |
| I <sub>OUT(PK)</sub>    | Peak output current                         | V <sub>OUT</sub> ≥ V <sub>OUT</sub> (nom) – 5%                                                                                                              | 300  | 455    |       | mA                           |
| I <sub>EN</sub>         | Maximum input current at V <sub>EN</sub>    | $V_{EN} = 0$ and $V_{IN}$                                                                                                                                   |      | 0.001  |       | μA                           |
| $V_{IL}$                | Logic low input threshold                   | $V_{IN} = 2.7 \text{ V to 6 V}, T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                       |      |        | 0.4   |                              |
| $V_{IH}$                | Logic high input threshold                  | $V_{IN} = 2.7 \text{ V to 6 V}, T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                       | 1.4  |        |       |                              |

<sup>(1)</sup> Minimum (MIN) and maximum (MAX) limits are ensured by design, test, or statistical analysis. Typical (TYP) numbers are not verified, but do represent the most likely norm.

The target output voltage, which is labeled  $V_{OUT(nom)}$ , is the desired voltage option. An increase in the load current results in a slight decrease in the output voltage and vice versa.

Specified by design. Not production tested.

For  $V_{OUT} > 2.5$  V, increase  $I_{Q(MAX)}$  by 2.5  $\mu A$  for every 0.1 V increase in  $V_{OUT(nom)}$ ; that is,  $I_{Q(MAX)} = 210$   $\mu A + ((V_{OUT(NOM)} - 2.5) \times 25)$   $\mu A$ . Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. This specification does not apply for input voltages below 2.5 V.



# **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{EN}$  = 1.2 V,  $V_{IN}$  =  $V_{OUT}$  + 0.5 V,  $C_{IN}$  = 2.2  $\mu$ F,  $C_{BP}$  = 0.033  $\mu$ F,  $I_{OUT}$  = 1 mA,  $C_{OUT}$  = 2.2  $\mu$ F. All values are for  $T_J$  = 25°C, unless otherwise specified. (1)(2)

|                    | PARAMETER        | TEST CONDITIONS | MIN | TYP MAX | UNIT |
|--------------------|------------------|-----------------|-----|---------|------|
| OUTPUT CAPACITANCE |                  |                 |     |         |      |
| 0                  | Output conscitor | Capacitance     | 2.2 | 22      | μF   |
| C <sub>OUT</sub>   | Output capacitor | ESR             | 5   | 500     | mΩ   |

# 6.6 Timing Requirements

|                 |                                                                            | MIN | NOM MAX | UNIT |
|-----------------|----------------------------------------------------------------------------|-----|---------|------|
| t <sub>ON</sub> | Turnon time $^{(1)}$ $^{(2)}$ $C_{BYPASS} = 0.033 \ \mu F$                 | 240 |         | μs   |
|                 | $C_{BYPASS} = 0.033 \mu F, T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$ |     | 350     |      |

<sup>(1)</sup> Specified by design. Not production tested.

Submit Documentation Feedback

Copyright © 2001–2015, Texas Instruments Incorporated

<sup>(2)</sup> Turnon time is time measured between the enable input just exceeding V<sub>IH</sub> and the output voltage just reaching 95% of its nominal value.



# 6.7 Typical Characteristics

Unless otherwise specified,  $C_{IN} = C_{OUT} = 2.2~\mu F$  ceramic,  $C_{BP} = 0.033~\mu F$ ,  $V_{IN} = V_{OUT} + 0.5~V$ ,  $T_A = 25^{\circ}C$ , EN pin is tied to  $V_{IN} = V_{OUT} + 0.5~V$ ,  $V_{IN} = V_{OUT}$ 











Figure 3. Ground Current vs. Load Current

Figure 4. Output Short Circuit Current





Figure 5. Output Short Circuit Current

Figure 6. Ripple Rejection



# **Typical Characteristics (continued)**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 2.2~\mu\text{F}$  ceramic,  $C_{BP} = 0.033~\mu\text{F}$ ,  $V_{IN} = V_{OUT} + 0.5~V$ ,  $T_A = 25^{\circ}\text{C}$ , EN pin is tied to  $V_{IN} = V_{OUT} = 0.035~\mu\text{F}$ ,  $V_{IN} = 0.035~\mu\text{F}$ 





 $V_{IN} = V_{OUT} + 1 V$ 

Figure 8. Ripple Rejection







Figure 10. Load Transient Response





 $V_{IN} = V_{OUT} + 1 V \text{ to } V_{OUT} + 1.6 V$ 

Figure 11. Line Transient Response

Figure 12. Line Transient Response



# **Typical Characteristics (continued)**



# 7 Parameter Measurement Information



Figure 15. Line Transient Response Input Perturbation



Figure 16. PSRR Input Perturbation



#### 8 Detailed Description

#### 8.1 Overview

The LP3981 family of fixed-output, ultra-low-dropout, and low-noise regulators offers exceptional performance for battery-powered applications. Available for voltages from 2.5-V to 3.3-V, the family is capable of delivering 300-mA continuous load current.

The LP3981 contains several features to facilitate battery-powered designs:

- Low dropout voltage, typical dropout of 132-mV at 300-mA load current.
- Low quiescent current and low ground current. Ground current is typically 170 μA at 150-mA load, and 70 μA at 1-mA load.
- A shutdown feature is available, allowing the regulator to consume only 0.003 µA typically when the EN pin is pulled low.
- Power supply rejection is 60-dB at 1 kHZ.
- Low noise; BYPASS pin allows for low-noise operation, with typically 35-μV<sub>RMS</sub> output noise over 10 Hz to 100 kHz.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 On/Off Input Operation

The LP3981 is turned off by pulling the EN pin low, and turned on by pulling it high. If this feature is not used, the EN pin must be tied to  $V_{IN}$  to keep the regulator output on at all time. To assure proper operation, the signal source used to drive the EN input must be able to swing above and below the specified turnon and turnoff voltage thresholds listed in *Electrical Characteristics* under  $V_{IL}$  and  $V_{IH}$ .

#### 8.3.2 Fast On-Time

The LP3981 utilizes a speed up circuitry to ramp up the internal  $V_{REF}$  voltage to its final value to achieve a fast output turn on time.



#### 8.4 Device Functional Modes

# 8.4.1 Operation with V<sub>OUT(TARGET)</sub> + 0.3 V ≤ V<sub>IN</sub> ≤ 6 V

The device operate if the input voltage is equal to, or exceeds  $V_{OUT(TARGET)}$  + 0.3 V. At input voltages below the minimum  $V_{IN}$  requirement, the devices do not operate correctly and output voltage may not reach target value.

#### 8.4.2 Operation With EN Control

If the voltage on the EN pin is less than 0.4 V, the device is disabled, and in this state the shutdown current does not exceed 1.5  $\mu$ A. Raising EN above 1.4 V initiates the start-up sequence of the device.

Copyright © 2001–2015, Texas Instruments Incorporated



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers must validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The LP3981 can provide 300-mA output current with 2.5-V to 6-V input. It is stable with a 2.2- $\mu$ F ceramic output capacitor. An optional external bypass capacitor reduces the output noise without slowing down the load transient response. Typical output noise is 35  $\mu$ V<sub>RMS</sub> at frequencies from 10 Hz to 100 kHz. Typical power supply rejection is 60 dB at 1 kHz.

#### 9.2 Typical Application



Figure 17. LP3981 Typical Application

#### 9.2.1 Design Requirements

Example requirements for typical voltage inverter applications:

**Table 1. Design Parameters** 

| DESIGN PARAMETER           | EXAMPLE VALUE        |
|----------------------------|----------------------|
| Input voltage              | 3.5 V, ±10%          |
| Output voltage             | 2.5 V, ±5%           |
| Output current             | 300 mA (maximum)     |
| RMS noise, 10 Hz to100 kHz | 35 μV <sub>RMS</sub> |
| PSRR at 1 kHz              | 60 dB                |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Power Dissipation and Device Operation

The permissible power dissipation for any package is a measure of the capability of the device to pass heat from the power source, the junctions of the device, to the ultimate heat sink, the ambient environment. Thus, the power dissipation is dependant on the ambient temperature and the thermal resistance across the various interfaces between the die and ambient air.

As stated in the notes for *Absolute Maximum Ratings* and *Recommended Operating Conditions*, the allowable power dissipation for the device in a given package can be calculated using Equation 1:

$$P_D = \frac{T_{J(MAX)} - T_A)}{R_{\theta JA}} \tag{1}$$



With an  $R_{\theta JA} = 56.5$  °C/W, the device in the WSON package returns a value of 1.77 W with a maximum junction temperature of 125 °C and an ambient temperature of 25 °C. The device in a VSSOP package returns a figure of 0.565 W (R  $_{\theta JA} = 177$  °C/W).

The actual power dissipation across the device can be represented by Equation 2:

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} \tag{2}$$

This establishes the relationship between the power dissipation allowed due to thermal considerations, the voltage drop across the device, and the continuous current capability of the device. The device can deliver 300 mA but care must be taken when choosing the continuous current output for the device under the operating load conditions.

The R $\theta$ JA value is not a characteristic of the package by itself but of the package, the printed circuit board (PCB), and other environmental factors. Equation 2 is only valid when the application configuration matches the EIA/JEDEC JESD51-7 (High-K) configuration in which R $_{\theta$ JA} was either measured or modeled. Few, if any, user applications conform to the PCB configuration defined by the EIA/JEDEC standards. As a result, the R $_{\theta$ JA} values are useful only when comparing assorted packages that have been measured or modeled to the EIA/JEDEC standards, but are of little use to estimate real world junction temperatures.

The EIA/JEDEC standard JESD51-2 provides methodologies to estimate the junction temperature from external measurements ( $\psi_{JB}$  references the temperature at the PCB, and  $\psi_{JT}$  references the temperature at the top surface of the package) when operating under steady-state power dissipation conditions. These methodologies have been determined to be relatively independent of the PCB attached to the package when compared to the more typical  $R_{\theta JA}$ . Refer to *Semiconductor and IC Package Thermal Metrics* application report, SPRA953, for specifics.

#### 9.2.2.2 External Capacitors

Like any low-dropout regulator, the LP3981 requires external capacitors for regulator stability. The LP3981 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### 9.2.2.3 Input Capacitor

An input capacitance of  $\approx$  2.2  $\mu$ F is required between the LP3981 input pin and ground (the amount of the capacitance may be increased without limit).

This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

#### **NOTE**

Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be specified by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance is  $\approx$  2.2  $\mu$ F over the entire operating temperature range.

#### 9.2.2.4 Output Capacitor

The LP3981 is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types Z5U, Y5V or X7R) in the 2.2- $\mu$ F to 22- $\mu$ F range with 5-m $\Omega$  to 500-m $\Omega$  ESR is suitable in the LP3981 application circuit.

It is also possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see *Capacitor Characteristics*).

The output capacitor must meet the requirement for minimum amount of capacitance and also have an equivalent series resistance (ESR) value which is within a stable range (5 m $\Omega$  to 500 m $\Omega$ ).

Copyright © 2001–2015, Texas Instruments Incorporated



#### 9.2.2.5 No-Load Stability

The LP3981 remains stable and in regulation with no external load. This is specially important in CMOS RAM keep-alive applications.

#### 9.2.2.6 Noise Bypass Capacitor

Connecting a 0.033-µF capacitor between the BYPASS pin and ground significantly reduces noise on the regulator output. This capacitor is connected directly to a high impedance node in the bad gap reference circuit. Any significant loading on this node causes a change on the regulated output voltage. For this reason, DC leakage current through this pin must be kept as low as possible for best output voltage accuracy.

The types of capacitors best suited for the noise bypass capacitor are ceramic and film. Hight-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. Polypropolene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current.

Unlike many other LDOs, addition of a noise reduction capacitor does not effect the transient response of the device.

#### 9.2.2.7 Capacitor Characteristics

The LP3981 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the range of 1  $\mu$ F to 4.7  $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values (which makes them best for eliminating high frequency noise). The ESR of a typical 1 $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability by the LP3981.

Capacitance of a ceramic capacitor can vary with temperature. Most large value ceramic capacitors ( $\approx 2.2 \ \mu F$ ) are manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

A better choice for temperature coefficient in a ceramic capacitor is X7R, which holds the capacitance within ±15%.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1-µF to 4.7-µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalently sized ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It must also be noted that the ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

#### 9.2.3 Application Curves



Submit Documentation Feedback

Copyright © 2001–2015, Texas Instruments Incorporated



# 10 Power Supply Recommendations

The LP3981 is designed to operate from an input voltage supply range between 2.5 V and 6 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help to improve the output noise performance.

### 11 Layout

#### 11.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device. In most applications, this ground plane is necessary to meet thermal requirements.

#### 11.2 Layout Example



Figure 20. LP3981 Layout Example



# 12 Device and Documentation Support

## 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





6-Feb-2020

## **PACKAGING INFORMATION**

| Orderable Device     | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|----------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| LP3981ILD-2.5/NOPB   | ACTIVE     | WSON         | NGC                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 125   | LO1UB                | Samples |
| LP3981ILD-3.0/NOPB   | ACTIVE     | WSON         | NGC                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-3-260C-168 HR |              | L017B                | Samples |
| LP3981ILD-3.3/NOPB   | ACTIVE     | WSON         | NGC                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-3-260C-168 HR | -40 to 125   | LO1XB                | Samples |
| LP3981ILDX-2.5/NOPB  | ACTIVE     | WSON         | NGC                | 6    | 4500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 125   | LO1UB                | Samples |
| LP3981ILDX-2.7/NOPB  | ACTIVE     | WSON         | NGC                | 6    | 4500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-3-260C-168 HR | -40 to 125   | LO1VB                | Samples |
| LP3981ILDX-2.8/NOPB  | ACTIVE     | WSON         | NGC                | 6    | 4500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 125   | L01ZB                | Samples |
| LP3981ILDX-2.83/NOPB | ACTIVE     | WSON         | NGC                | 6    | 4500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-3-260C-168 HR | -40 to 125   | LO1SB                | Samples |
| LP3981ILDX-3.03/NOPB | ACTIVE     | WSON         | NGC                | 6    | 4500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 125   | LO1YB                | Samples |
| LP3981IMM-2.5/NOPB   | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LFKB                 | Samples |
| LP3981IMM-2.7/NOPB   | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LFLB                 | Samples |
| LP3981IMM-2.8/NOPB   | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LFTB                 | Samples |
| LP3981IMM-3.0/NOPB   | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  |              | LF3B                 | Samples |
| LP3981IMM-3.03       | NRND       | VSSOP        | DGK                | 8    | 1000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LFPB                 |         |
| LP3981IMM-3.03/NOPB  | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LFPB                 | Samples |
| LP3981IMM-3.3        | NRND       | VSSOP        | DGK                | 8    | 1000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LFNB                 |         |
| LP3981IMM-3.3/NOPB   | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LFNB                 | Samples |
| LP3981IMMX-2.5/NOPB  | ACTIVE     | VSSOP        | DGK                | 8    | 3500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LFKB                 | Samples |
| LP3981IMMX-3.3/NOPB  | ACTIVE     | VSSOP        | DGK                | 8    | 3500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LFNB                 | Samples |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 29-Sep-2019

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device               | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP3981ILD-2.5/NOPB   | WSON            | NGC                | 6    | 1000 | 178.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981ILD-3.0/NOPB   | WSON            | NGC                | 6    | 1000 | 180.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981ILD-3.3/NOPB   | WSON            | NGC                | 6    | 1000 | 180.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981ILDX-2.5/NOPB  | WSON            | NGC                | 6    | 4500 | 330.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981ILDX-2.7/NOPB  | WSON            | NGC                | 6    | 4500 | 330.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981ILDX-2.8/NOPB  | WSON            | NGC                | 6    | 4500 | 330.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981ILDX-2.83/NOPB | WSON            | NGC                | 6    | 4500 | 330.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981ILDX-3.03/NOPB | WSON            | NGC                | 6    | 4500 | 330.0                    | 12.4                     | 4.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP3981IMM-2.5/NOPB   | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMM-2.7/NOPB   | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMM-2.8/NOPB   | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMM-3.0/NOPB   | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMM-3.03       | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMM-3.03/NOPB  | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMM-3.3        | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMM-3.3/NOPB   | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMMX-2.5/NOPB  | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LP3981IMMX-3.3/NOPB  | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com 29-Sep-2019



\*All dimensions are nominal

| Device               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP3981ILD-2.5/NOPB   | WSON         | NGC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981ILD-3.0/NOPB   | WSON         | NGC             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP3981ILD-3.3/NOPB   | WSON         | NGC             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP3981ILDX-2.5/NOPB  | WSON         | NGC             | 6    | 4500 | 367.0       | 367.0      | 35.0        |
| LP3981ILDX-2.7/NOPB  | WSON         | NGC             | 6    | 4500 | 370.0       | 355.0      | 55.0        |
| LP3981ILDX-2.8/NOPB  | WSON         | NGC             | 6    | 4500 | 367.0       | 367.0      | 35.0        |
| LP3981ILDX-2.83/NOPB | WSON         | NGC             | 6    | 4500 | 370.0       | 355.0      | 55.0        |
| LP3981ILDX-3.03/NOPB | WSON         | NGC             | 6    | 4500 | 367.0       | 367.0      | 35.0        |
| LP3981IMM-2.5/NOPB   | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMM-2.7/NOPB   | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMM-2.8/NOPB   | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMM-3.0/NOPB   | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMM-3.03       | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMM-3.03/NOPB  | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMM-3.3        | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMM-3.3/NOPB   | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3981IMMX-2.5/NOPB  | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LP3981IMMX-3.3/NOPB  | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated