# **74LVC594A**8-bit shift register with output register Rev. 3 — 20 July 2017

Product data sheet

### **General description**

The 74LVC594A is an 8-bit serial-in/serial or parallel-out shift register with a storage register. Separate clock and reset inputs are provided on both shift and storage registers.

The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment.

This device is fully specified for partial Power-down applications using I<sub>OFF</sub>. The I<sub>OFF</sub> circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

The shift register has a serial input (DS) and a serial output (Q7S) for cascading purposes. Data is shifted on the positive-going transitions of the SHCP input. The data in the shift register is transferred to the storage register on a positive-going transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. A LOW level on one of the two register reset pins (SHR and STR) will clear the corresponding register.

#### Features and benefits

- 5 V tolerant inputs/outputs for interfacing with 5 V logic
- Wide supply voltage range from 1.2 V to 3.6 V
- CMOS low-power consumption
- · Direct interface with TTL levels
- Balanced propagation delays
- All inputs have Schmitt-trigger action
- · Complies with JEDEC standard:
  - JESD8-7A (1.65 V to 1.95 V)
  - JESD8-5A (2.3 V to 2.7 V)
  - JESD8-C/JESD36 (2.7 V to 3.6 V)
- ESD protection:
  - HBM JESD22-A114F exceeds 2000 V
  - CDM JESD22-C101E exceeds 1000 V
- Specified from -40 °C to +85 °C and -40 °C to +125 °C

## **Applications**

- Serial-to-parallel data conversion
- Remote control holding register



8-bit shift register with output register

## 4 Ordering information

**Table 1. Ordering information** 

| Type number | Package           | Package  |                                                                                                                                |          |  |  |  |  |  |
|-------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range | Name     | Description                                                                                                                    | Version  |  |  |  |  |  |
| 74LVC594AD  | -40 °C to +125 °C | SO16     | plastic small outline package; 16 leads;<br>body width 3.9 mm                                                                  | SOT109-1 |  |  |  |  |  |
| 74LVC594APW | -40 °C to +125 °C | TSSOP16  | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                                         | SOT403-1 |  |  |  |  |  |
| 74LVC594ABQ | -40 °C to +125 °C | DHVQFN16 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body 2.5 x 3.5 x 0.85 mm | SOT763-1 |  |  |  |  |  |

## 5 Functional diagram



#### 8-bit shift register with output register





8-bit shift register with output register

## 6 Pinning information

## 6.1 Pinning



## 6.2 Pin description

Table 2. Pin description

| Symbol                         | Pin                     | Description                         |
|--------------------------------|-------------------------|-------------------------------------|
| Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7 | 15, 1, 2, 3, 4, 5, 6, 7 | parallel data output                |
| GND                            | 8                       | ground (0 V)                        |
| Q7S                            | 9                       | serial data output                  |
| SHR                            | 10                      | shift register reset (active LOW)   |
| SHCP                           | 11                      | shift register clock input          |
| STCP                           | 12                      | storage register clock input        |
| STR                            | 13                      | storage register reset (active LOW) |
| DS                             | 14                      | serial data input                   |
| Vcc                            | 16                      | supply voltage                      |

## 7 Functional description

Table 3. Function table [1]

| Input |      |     |     |    | Output |     | Function                                                                                                                                                                                      |
|-------|------|-----|-----|----|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHCP  | STCP | SHR | STR | DS | Q7S    | Qn  |                                                                                                                                                                                               |
| Х     | Х    | L   | Х   | Х  | L      | NC  | a LOW-state on SHR only affects the shift register                                                                                                                                            |
| X     | Х    | Х   | L   | Х  | NC     | L   | a LOW-state on STR only affects the storage register                                                                                                                                          |
| X     | 1    | L   | Н   | Х  | L      | L   | empty shift register loaded into storage register                                                                                                                                             |
| 1     | X    | Н   | X   | Н  | Q6S    | NC  | logic HIGH level shifted into shift register stage 0. Contents of all shift register stages shifted through, e.g. previous state of stage 6 (internal Q6S) appears on the serial output (Q7S) |
| X     | 1    | Н   | Н   | X  | NC     | QnS | contents of shift register stages (internal QnS) are transferred to the storage register and parallel output stages                                                                           |
| 1     | 1    | Н   | Н   | X  | Q6S    | QnS | contents of shift register shifted through; previous contents of the shift register is transferred to the storage register and the parallel output stages                                     |

<sup>[1]</sup> H = HIGH voltage state; L = LOW voltage state;  $\uparrow$  = LOW-to-HIGH transition; X = don't care; NC = no change.

## 8 Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                             | Min  | Max                   | Unit |
|------------------|-------------------------|------------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                        | -0.5 | +6.5                  | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < 0 V                                                   | -50  | -                     | mA   |
| VI               | input voltage           | [1]                                                                    | -0.5 | +6.5                  | V    |
| I <sub>OK</sub>  | output clamping current | $V_O > V_{CC}$ or $V_O < 0$ V                                          | -    | ±50                   | mA   |
| V <sub>O</sub>   | output voltage          | 3-state [1]                                                            | -0.5 | 6.5                   | V    |
|                  |                         | output HIGH or LOW state [1]                                           | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>O</sub>   | output current          | V <sub>O</sub> = 0 V to V <sub>CC</sub>                                | -    | ±50                   | mA   |
| I <sub>CC</sub>  | supply current          |                                                                        | -    | 100                   | mA   |
| I <sub>GND</sub> | ground current          |                                                                        | -100 | -                     | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                        | -65  | +150                  | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$ [2] | -    | 500                   | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>[2]</sup> For SO16 packages: above 70 °C the value of P<sub>tot</sub> derates linearly with 8 mW/K. For TSSOP16 packages: above 60 °C the value of P<sub>tot</sub> derates linearly with 5.5 mW/K. For DHVQFN16 packages: above 60 °C the value of P<sub>tot</sub> derates linearly with 4.5 mW/K.

## 9 Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol           | Parameter                           | Conditions                                                                                                             | Min  | Тур | Max             | Unit |
|------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      |                                                                                                                        | 1.65 | -   | 3.6             | V    |
|                  |                                     | 1.65 - 3 functional 1.2 -  0 - 5 3-state 0 - 5 output HIGH or LOW state 0 - V rate V <sub>CC</sub> = 1.65 V to 2.7 V 2 | -    | V   |                 |      |
| VI               | input voltage                       |                                                                                                                        | 0    | -   | 5.5             | V    |
| V <sub>O</sub>   | output voltage                      | 3-state                                                                                                                | 0    | -   | 5.5             | V    |
|                  |                                     | output HIGH or LOW state                                                                                               | 0    | -   | V <sub>CC</sub> | V    |
| T <sub>amb</sub> | ambient temperature                 |                                                                                                                        | -40  | -   | +125            | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 1.65 V to 2.7 V                                                                                      | -    | -   | 20              | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                                       | -    | -   | 10              | ns/V |

#### 10 Static characteristics

#### **Table 6. Static characteristics**

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter               | Conditions                                                     | -40 °                | °C to +8           | 5 °C                | -40 °C to            | +125 °C             | Unit |
|-----------------|-------------------------|----------------------------------------------------------------|----------------------|--------------------|---------------------|----------------------|---------------------|------|
|                 |                         |                                                                | Min                  | Typ <sup>[1]</sup> | Max                 | Min                  | Max                 |      |
| V <sub>IH</sub> | HIGH-level input        | V <sub>CC</sub> = 1.2 V                                        | 1.08                 | -                  | -                   | 1.08                 | -                   | V    |
|                 | voltage                 | V <sub>CC</sub> = 1.65 V to 1.95 V                             | 0.65V <sub>CC</sub>  | -                  | -                   | 0.65V <sub>CC</sub>  | -                   | V    |
|                 |                         | V <sub>CC</sub> = 2.3 V to 2.7 V                               | 1.7                  | -                  | -                   | 1.7                  | -                   | V    |
|                 |                         | V <sub>CC</sub> = 2.7 V to 3.6 V                               | 2.0                  | -                  | -                   | 2.0                  | -                   | V    |
|                 | LOW-level input voltage | V <sub>CC</sub> = 1.2 V                                        | -                    | -                  | 0.12                | -                    | 0.12                | V    |
|                 |                         | V <sub>CC</sub> = 1.65 V to 1.95 V                             | -                    | -                  | 0.35V <sub>CC</sub> | -                    | 0.35V <sub>CC</sub> | V    |
|                 |                         | V <sub>CC</sub> = 2.3 V to 2.7 V                               | -                    | -                  | 0.7                 | -                    | 0.7                 | V    |
|                 |                         | V <sub>CC</sub> = 2.7 V to 3.6 V                               | -                    | -                  | 0.8                 | -                    | 0.8                 | V    |
| V <sub>OH</sub> | -                       | $V_I = V_{IH}$ or $V_{IL}$                                     |                      |                    |                     |                      |                     |      |
|                 | voltage                 | I <sub>O</sub> = -100 μA;<br>V <sub>CC</sub> = 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 | -                  | -                   | V <sub>CC</sub> -0.3 | -                   | V    |
|                 |                         | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 1.65 V               | 1.2                  | -                  | -                   | 1.05                 | -                   | V    |
|                 |                         | $I_{O}$ = -8 mA; $V_{CC}$ = 2.3 V                              | 1.8                  | -                  | -                   | 1.65                 | -                   | V    |
|                 |                         | I <sub>O</sub> = -12 mA; V <sub>CC</sub> = 2.7 V               | 2.2                  | -                  | -                   | 2.05                 | -                   | V    |
|                 |                         | $I_O = -18 \text{ mA}; V_{CC} = 3.0 \text{ V}$                 | 2.4                  | -                  | -                   | 2.25                 | -                   | V    |
|                 |                         | I <sub>O</sub> = -24 mA; V <sub>CC</sub> = 3.0 V               | 2.2                  | -                  | -                   | 2.0                  | -                   | V    |

## 8-bit shift register with output register

| Symbol           | Parameter                                                     | Conditions                                                                                                             | -40 | °C to +8           | 5 °C | -40 °C to | +125 °C | Unit |
|------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|-----------|---------|------|
|                  |                                                               |                                                                                                                        | Min | Typ <sup>[1]</sup> | Max  | Min       | Max     |      |
| V <sub>OL</sub>  | LOW-level output                                              | $V_I = V_{IH}$ or $V_{IL}$                                                                                             |     |                    |      |           |         |      |
| voltage          | I <sub>O</sub> = 100 μA;<br>V <sub>CC</sub> = 1.65 V to 3.6 V | -                                                                                                                      | -   | 0.2                | -    | 0.3       | V       |      |
|                  | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 1.65 V               | -                                                                                                                      | -   | 0.45               | -    | 0.65      | V       |      |
|                  |                                                               | I <sub>O</sub> = 8 mA; V <sub>CC</sub> = 2.3 V                                                                         | -   | -                  | 0.6  | -         | 0.8     | V    |
|                  |                                                               | $I_{O}$ = 12 mA; $V_{CC}$ = 2.7 V                                                                                      | -   | -                  | 0.4  | -         | 0.6     | V    |
|                  |                                                               | $I_O = 24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                                          | -   | -                  | 0.55 | -         | 0.8     | V    |
| lı               | input leakage current                                         | $V_{CC}$ = 3.6 V; $V_{I}$ = 5.5 V or GND                                                                               | -   | ±0.1               | ±5   | -         | ±20     | μA   |
| I <sub>OFF</sub> | power-off leakage current                                     | $V_{CC} = 0 \text{ V}; V_{I} \text{ or } V_{O} = 5.5 \text{ V}$                                                        | -   | 0.1                | 10   | -         | 20      | μA   |
| I <sub>CC</sub>  | supply current                                                | $V_{CC}$ = 3.6 V;<br>$V_I$ = $V_{CC}$ or GND; $I_O$ = 0 A                                                              | -   | 0.1                | 10   | -         | 40      | μA   |
| Δl <sub>CC</sub> | additional supply current                                     | per input pin;<br>V <sub>CC</sub> = 1.65 V to 3.6 V;<br>V <sub>I</sub> = V <sub>CC</sub> - 0.6 V; I <sub>O</sub> = 0 A | -   | 5                  | 500  | -         | 5000    | μΑ   |
| Cı               | input capacitance                                             | $V_{CC}$ = 0 V to 3.6 V;<br>$V_{I}$ = GND to $V_{CC}$                                                                  | -   | 5.0                | -    | -         | -       | pF   |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 3.3 V (unless stated otherwise) and  $T_{amb}$  = 25 °C.

8-bit shift register with output register

## 11 Dynamic characteristics

**Table 7. Dynamic characteristics** 

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 13.

| Symbol           | Parameter         | Conditions                         |     | °C to +8           | 5 °C | -40 °C to | Unit |    |
|------------------|-------------------|------------------------------------|-----|--------------------|------|-----------|------|----|
|                  |                   |                                    | Min | Typ <sup>[1]</sup> | Max  | Min       | Max  |    |
| t <sub>pd</sub>  | propagation delay | SHCP to Q7S; see Figure 7 [2] [3]  |     |                    |      |           |      |    |
|                  |                   | V <sub>CC</sub> = 1.2 V            | -   | 17.5               | -    | -         | -    | ns |
|                  |                   | V <sub>CC</sub> = 1.65 V to 1.95 V | 2.0 | 5.2                | 15.8 | 2.0       | 18.2 | ns |
|                  |                   | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.5 | 3.2                | 8.1  | 1.5       | 9.3  | ns |
|                  |                   | V <sub>CC</sub> = 2.7 V            | 1.5 | 3.5                | 7.6  | 1.5       | 8.7  | ns |
|                  |                   | V <sub>CC</sub> = 3.0 V to 3.6 V   | 1.5 | 3.1                | 6.7  | 1.5       | 7.7  | ns |
|                  |                   | STCP to Qn; see Figure 8 [2]       |     |                    |      |           |      |    |
|                  |                   | V <sub>CC</sub> = 1.2 V            | -   | 19.3               | -    | -         | -    | ns |
|                  |                   | V <sub>CC</sub> = 1.65 V to 1.95 V | 2.0 | 7.6                | 15.8 | 2.0       | 18.2 | ns |
|                  |                   | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.5 | 4.8                | 8.1  | 1.5       | 9.3  | ns |
|                  |                   | V <sub>CC</sub> = 2.7 V            | 1.5 | 5.2                | 7.6  | 1.5       | 8.7  | ns |
|                  |                   | V <sub>CC</sub> = 3.0 V to 3.6 V   | 1.2 | 4.5                | 6.7  | 1.2       | 7.7  | ns |
| t <sub>PHL</sub> | HIGH to LOW       | SHR to Q7S; see Figure 11          |     |                    |      |           |      |    |
|                  | propagation delay | V <sub>CC</sub> = 1.2 V            | -   | 12.0               | -    | -         | -    | ns |
|                  |                   | V <sub>CC</sub> = 1.65 V to 1.95 V | 2.0 | 5.0                | 15.8 | 2.0       | 18.2 | ns |
|                  |                   | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.5 | 3.8                | 8.1  | 1.5       | 9.3  | ns |
|                  |                   | V <sub>CC</sub> = 2.7 V            | 1.2 | 3.9                | 7.6  | 1.2       | 8.7  | ns |
|                  |                   | V <sub>CC</sub> = 3.0 V to 3.6 V   | 1.2 | 3.3                | 6.7  | 1.2       | 7.7  | ns |
|                  |                   | STR to Qn; see Figure 12           |     |                    |      |           |      |    |
|                  |                   | V <sub>CC</sub> = 1.2 V            | -   | 20.0               | -    | -         | -    | ns |
|                  |                   | V <sub>CC</sub> = 1.65 V to 1.95 V | 2.0 | 7.7                | 15.8 | 2.0       | 18.2 | ns |
|                  |                   | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.5 | 5.0                | 8.1  | 1.5       | 9.3  | ns |
|                  |                   | V <sub>CC</sub> = 2.7 V            | 1.2 | 5.3                | 7.6  | 1.2       | 8.7  | ns |
|                  |                   | V <sub>CC</sub> = 3.0 V to 3.6 V   | 1.2 | 4.4                | 6.7  | 1.2       | 7.7  | ns |

## 8-bit shift register with output register

| Symbol          | Parameter                   | Conditions                                        | -40 | °C to +8           | 5 °C | -40 °C to | +125 °C | Unit |
|-----------------|-----------------------------|---------------------------------------------------|-----|--------------------|------|-----------|---------|------|
|                 |                             |                                                   | Min | Typ <sup>[1]</sup> | Max  | Min       | Max     |      |
| t <sub>W</sub>  | pulse width                 | SHCP, STCP HIGH or LOW; see Figure 7 and Figure 8 |     |                    |      |           |         |      |
|                 |                             | V <sub>CC</sub> = 1.65 V to 1.95 V                | 6.0 | 2.5                | -    | 7.0       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.3 V to 2.7 V                  | 5.0 | 2.0                | -    | 5.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.7 V                           | 4.5 | 1.5                | -    | 5.0       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 3.0 V to 3.6 V                  | 4.0 | 1.5                | -    | 4.5       | -       | ns   |
|                 |                             | SHR, STR LOW;<br>see Figure 11 and Figure 12      |     |                    |      |           |         |      |
|                 |                             | V <sub>CC</sub> = 1.65 V to 1.95 V                | 6.0 | 2.5                | -    | 5.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.3 V to 2.7 V                  | 4.0 | 2.0                | -    | 4.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.7 V                           | 2.5 | 1.5                | -    | 3.0       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 3.0 V to 3.6 V                  | 2.5 | 1.5                | -    | 3.0       | -       | ns   |
| t <sub>su</sub> | t <sub>su</sub> set-up time | DS to SHCP; see Figure 9                          |     |                    |      |           |         |      |
|                 |                             | V <sub>CC</sub> = 1.65 V to 1.95 V                | 5.0 | 1.0                | -    | 5.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.3 V to 2.7 V                  | 4.0 | 0.8                | -    | 4.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.7 V                           | 2.0 | 0.6                | -    | 2.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 3.0 V to 3.6 V                  | 2.0 | 0.6                | -    | 2.5       | -       | ns   |
|                 |                             | SHR to STCP; see Figure 10                        |     |                    |      |           |         |      |
|                 |                             | V <sub>CC</sub> = 1.65 V to 1.95 V                | 8.0 | 3.5                | -    | 8.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.3 V to 2.7 V                  | 5.0 | 2.1                | -    | 5.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.7 V                           | 4.0 | 1.8                | -    | 4.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 3.0 V to 3.6 V                  | 4.0 | 1.7                | -    | 4.5       | -       | ns   |
|                 |                             | SHCP to STCP; see Figure 8                        |     |                    |      |           |         |      |
|                 |                             | V <sub>CC</sub> = 1.65 V to 1.95 V                | 8.0 | 3.5                | -    | 8.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.3 V to 2.7 V                  | 5.0 | 2.1                | -    | 5.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.7 V                           | 4.0 | 1.8                | -    | 4.5       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 3.0 V to 3.6 V                  | 4.0 | 1.7                | -    | 4.5       | -       | ns   |
| t <sub>h</sub>  | hold time                   | DS to SHCP; see Figure 9 [3]                      |     |                    |      |           |         |      |
|                 |                             | V <sub>CC</sub> = 1.65 V to 1.95 V                | 1.5 | 0.2                | -    | 2.0       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.3 V to 2.7 V                  | 1.5 | 0.1                | -    | 2.0       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 2.7 V                           | 1.5 | -0.1               | -    | 2.0       | -       | ns   |
|                 |                             | V <sub>CC</sub> = 3.0 V to 3.6 V                  | 1.0 | -0.2               | -    | 1.5       | -       | ns   |

#### 8-bit shift register with output register

| Symbol             | Parameter         | Conditions                                            |     | -40 | °C to +8           | 5 °C | -40 °C to | Unit |     |
|--------------------|-------------------|-------------------------------------------------------|-----|-----|--------------------|------|-----------|------|-----|
|                    |                   |                                                       |     | Min | Typ <sup>[1]</sup> | Max  | Min       | Max  |     |
| t <sub>rec</sub>   | recovery time     | SHR to SHCP, STR to STCP; see Figure 11 and Figure 12 |     |     |                    |      |           |      |     |
|                    |                   | V <sub>CC</sub> = 1.65 V to 1.95 V                    |     | 5.0 | -2.7               | -    | 5.5       | -    | ns  |
|                    |                   | V <sub>CC</sub> = 2.3 V to 2.7 V                      |     | 4.0 | -1.5               | -    | 4.5       | -    | ns  |
|                    |                   | V <sub>CC</sub> = 2.7 V                               |     | 2.0 | -1.0               | -    | 2.5       | -    | ns  |
|                    |                   | V <sub>CC</sub> = 3.0 V to 3.6 V                      |     | 2.0 | -1.0               | -    | 2.5       | -    | ns  |
| f <sub>max</sub>   | maximum frequency | SHCP or STCP; see Figure 7 and Figure 8               |     |     |                    |      |           |      |     |
|                    |                   | V <sub>CC</sub> = 1.65 V to 1.95 V                    |     | 80  | 130                | -    | 70        | -    | MHz |
|                    |                   | V <sub>CC</sub> = 2.3 V to 2.7 V                      |     | 100 | 140                | -    | 90        | -    | MHz |
|                    |                   | V <sub>CC</sub> = 2.7 V                               |     | 110 | 150                | -    | 100       | -    | MHz |
|                    |                   | V <sub>CC</sub> = 3.0 V to 3.6 V                      |     | 130 | 180                | -    | 115       | -    | MHz |
| t <sub>sk(o)</sub> | output skew time  | V <sub>CC</sub> = 3.0 V to 3.6 V                      | [4] | -   | -                  | 1.0  | -         | 1.5  | ns  |
| C <sub>PD</sub>    | power dissipation | $V_I = GND \text{ to } V_{CC}$                        | [5] |     |                    |      |           |      |     |
|                    | capacitance       | V <sub>CC</sub> = 1.65 V to 1.95 V                    |     | -   | 50                 | -    | -         | -    | pF  |
|                    |                   | V <sub>CC</sub> = 2.3 V to 2.7 V                      |     | -   | 45                 | -    | -         | -    | pF  |
|                    |                   | V <sub>CC</sub> = 3.0 V to 3.6 V                      |     | -   | 44                 | -    | -         | -    | pF  |

Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 1.8 V, 2.5 V, 2.7 V, and 3.3 V respectively.

f<sub>i</sub> = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in V;

N = number of inputs switching;

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs.}$ 

 $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ . Cascadability is guaranteed under identical  $V_{CC}$  and temperature conditions.

<sup>[1]</sup> [2] [3] [4] [5] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu$ W).  $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \sum (C_L \times V_{CC}^2 \times f_0)$  where:

#### 11.1 Waveforms and test circuit



Measurement points are given in Table 8.

V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage drops that occur with the output load.

Figure 7. The shift clock (SHCP) to serial data output (Q7S) propagation delays, the shift clock pulse width and maximum shift clock frequency



Measurement points are given in Table 8.

V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage drops that occur with the output load.

Figure 8. The storage clock (STCP) to parallel data output (Qn) propagation delays, the storage clock pulse width and the shift clock to storage clock set-up time

#### 8-bit shift register with output register



Measurement points are given in Table 8.

The shaded areas indicate when the input is permitted to change for predictable output performance.

V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage drops that occur with the output load.

Figure 9. The data set-up and hold times for the serial data input (DS)



 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drops that occur with the output load.

Figure 10. The shift reset (SHR) to storage clock (STCP) set-up times

#### 8-bit shift register with output register



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drops that occur with the output load.

Figure 11. The shift reset (SHR) pulse width, the shift reset to serial data output (Q7S) propagation delays and the shift reset to shift clock (SHCP) recovery time



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drops that occur with the output load.

Figure 12. The storage reset (STR) pulse width, the storage reset to parallel data output (Qn) propagation delays and the storage reset to storage clock (STCP) recovery time

Table 8. Measurement points

| Supply voltage          | Input                 | Output                |
|-------------------------|-----------------------|-----------------------|
| V <sub>CC</sub>         | V <sub>M</sub>        | $V_{M}$               |
| V <sub>CC</sub> < 2.7 V | 0.5 x V <sub>CC</sub> | 0.5 x V <sub>CC</sub> |
| V <sub>CC</sub> ≥ 2.7 V | 1.5 V                 | 1.5 V                 |

#### 8-bit shift register with output register



001aae331

Test data is given in Table 9. Definitions for test circuit:

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

 $V_{\text{EXT}}$  = External voltage for measuring switching times.

Figure 13. Test circuit for measuring switching times

Table 9. Test data

| Supply voltage   | Input           | Load                            |       | V <sub>EXT</sub> | V <sub>EXT</sub>                    |                                     |                                     |  |
|------------------|-----------------|---------------------------------|-------|------------------|-------------------------------------|-------------------------------------|-------------------------------------|--|
|                  | VI              | t <sub>r</sub> , t <sub>f</sub> | CL    | R <sub>L</sub>   | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PHZ</sub> , t <sub>PZH</sub> |  |
| 1.2 V            | V <sub>CC</sub> | ≤ 2 ns                          | 30 pF | 1 kΩ             | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |
| 1.65 V to 1.95 V | V <sub>CC</sub> | ≤ 2 ns                          | 30 pF | 1 kΩ             | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |
| 2.3 V to 2.7 V   | V <sub>CC</sub> | ≤ 2 ns                          | 30 pF | 500 Ω            | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |
| 2.7 V            | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω            | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |
| 3.0 V to 3.6 V   | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω            | open                                | 2 x V <sub>CC</sub>                 | GND                                 |  |

## 12 Package outline



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |
|--------------------|------------|--------|-------|----------|------------|---------------------------------|
|                    | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT109-1           | 076E07     | MS-012 |       |          |            | <del>99-12-27</del><br>03-02-19 |

Figure 14. Package outline SOT109-1 (SO16)

74LVC594A

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserved.

#### 8-bit shift register with output register



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                  |
|--------------------|------------|--------|-------|----------|------------|----------------------------------|
|                    | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                       |
| SOT403-1           |            | MO-153 |       |          |            | <del>-99-12-27</del><br>03-02-18 |

Figure 15. Package outline SOT403-1 (TSSOP16)

8-bit shift register with output register



Figure 16. Package outline SOT763-1 (DHVQFN16)

8-bit shift register with output register

## 13 Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| TTL     | Transistor-Transistor Logic             |

## 14 Revision history

#### Table 11. Revision history

| Document ID    | Release date                | Data sheet status                                                                                                                                                                                                                                                      | Change notice | Supersedes    |  |
|----------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|--|
| 74LVC594A v.3  | 20170720                    | Product data sheet                                                                                                                                                                                                                                                     | -             | 74LVC594A v.2 |  |
| Modifications: | Nexperia. • Legal texts hav | <ul> <li>The format of this data sheet has been redesigned to comply with the identity guidelines of Nexperia.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> <li>Table 7: table note added for cascading purposes.</li> </ul> |               |               |  |
| 74LVC594A v.2  | 20131021                    | Product data sheet                                                                                                                                                                                                                                                     | -             | 74LVC594A v.1 |  |
| Modifications: | guidelines of N             | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                              |               |               |  |
| 74LVC594A v.1  | 20070524                    | Product data sheet                                                                                                                                                                                                                                                     | -             | -             |  |

### 15 Legal information

#### 15.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- The term 'short data sheet' is explained in section "Definitions". [2] [3]
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia. In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nexperia.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserved.

#### 8-bit shift register with output register

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer

design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### **Contents**

| 1    | General description              | 1  |
|------|----------------------------------|----|
| 2    | Features and benefits            | 1  |
| 3    | Applications                     | 1  |
| 4    | Ordering information             | 2  |
| 5    | Functional diagram               |    |
| 6    | Pinning information              |    |
| 6.1  | Pinning                          | 4  |
| 6.2  | Pin description                  |    |
| 7    | Functional description           |    |
| 8    | Limiting values                  | 5  |
| 9    | Recommended operating conditions | 6  |
| 10   | Static characteristics           | 6  |
| 11   | Dynamic characteristics          | 8  |
| 11.1 | Waveforms and test circuit       | 11 |
| 12   | Package outline                  | 15 |
| 13   | Abbreviations                    | 18 |
| 14   | Revision history                 | 18 |
| 15   | Legal information                | 19 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.