10UT

V<sub>CC</sub>\_/GND[

1IN-

1IN+[]

SLOS200G - OCTOBER 1997 - REVISED JULY 2003

- Wide Gain-Bandwidth Product . . . 4 MHz
- High Slew Rate ... 13 V/µs
- Fast Settling Time ... 1.1 μs to 0.1%
- Wide-Range Single-Supply Operation . . . 4 V to 36 V
- Wide Input Common-Mode Range Includes Ground (V<sub>CC-</sub>)
- Low Total Harmonic Distortion . . . 0.02%
- Large-Capacitance Drive Capability . . . 10,000 pF
- Output Short-Circuit Protection

#### description/ordering information

Quality, low-cost, bipolar fabrication with innovative design concepts is employed for the TL3472 operational amplifier. This device offers 4 MHz of gain-bandwidth product, 13-V/ $\mu$ s slew rate, and fast settling time, without the use of JFET device technology. Although the TL3472 can be operated from split supplies, it is particularly suited for single-supply operation because the common-mode input voltage range includes ground potential (V<sub>CC-</sub>). With a Darlington transistor input stage, this device exhibits high input resistance, low input offset voltage, and high gain. The all-npn output stage, characterized by no dead-band crossover distortion and large output voltage swing, provides high-capacitance drive capability, excellent phase and gain margins, low open-loop high-frequency output impedance, and symmetrical source/sink ac frequency response. This low-cost amplifier is an alternative to the MC33072 and the MC34072 operational amplifiers.

| T <sub>A</sub> | PACKA    | GE†          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------|--------------|--------------------------|---------------------|
|                | PDIP (P) | Tube of 25   | TL3472CP                 | TL3472CP            |
| 0°C to 70°C    |          | Tube of 50   | TL3472CD                 | 0.1700              |
|                | SOIC (D) | Reel of 2500 | TL3472CDR                | 3472C               |
|                | PDIP (P) | Tube of 25   | TL3472IP                 | TL3472IP            |
| –40°C to 105°C |          | Tube of 50   | TL3472ID                 | 70470               |
|                | SOIC (D) | Reel of 2500 | TL3472IDR                | Z3472               |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





**D OR P PACKAGE** 

SLOS200G - OCTOBER 1997 - REVISED JULY 2003

## schematic (each amplifier)

## V<sub>CC+</sub>





SLOS200G - OCTOBER 1997 - REVISED JULY 2003

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage (see Note 1): V <sub>CC+</sub>                           |                   |
|-------------------------------------------------------------------------|-------------------|
| V <sub>CC</sub>                                                         |                   |
| Differential input voltage, VID (see Note 2)                            | ±36 V             |
| Input voltage, V <sub>I</sub> (any input)                               | $\dots V_{CC\pm}$ |
| Input current, I <sub>I</sub> (each input)                              | ±1 mA             |
| Output current, I <sub>O</sub>                                          | ±80 mA            |
| Total current into V <sub>CC+</sub>                                     | 80 mA             |
| Total current out of V <sub>CC</sub>                                    | 80 mA             |
| Duration of short-circuit current at (or below) 25°C (see Note 3)       | Unlimited         |
| Package thermal impedance, $\theta_{JA}$ (see Notes 4 and 5): D package |                   |
| P package                                                               |                   |
| Operating virtual junction temperature, T <sub>1</sub>                  | 150°C             |
| Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds            | 260°C             |
| Storage temperature range, T <sub>stg</sub>                             |                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential voltages, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>.

Differential voltages are at the noninverting input with respect to the inverting input. Excessive input current can flow when the input is less than V<sub>CC</sub> – 0.3 V.

3. The output can be shorted to either supply. Temperature and/or supply voltages must be limited to ensure that the maximum dissipation rating is not exceeded.

4. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can impact reliability.

5. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|                 |                                |                            | MIN | MAX  | UNIT |  |
|-----------------|--------------------------------|----------------------------|-----|------|------|--|
| $V_{CC\pm}$     | Supply voltage                 |                            | 4   | 36   | V    |  |
| V               |                                | $V_{\rm CC} = 5 \text{ V}$ | 0   | 2.8  | V    |  |
| V <sub>IC</sub> | Common-mode input voltage      | V <sub>CC±</sub> = ±15 V   | -15 | 12.8 | v    |  |
| -               | Operating free air temperature | TL3472C                    | 0   | 70   | °C   |  |
| T <sub>A</sub>  | Operating free-air temperature | -40                        | 105 | C    |      |  |



SLOS200G - OCTOBER 1997 - REVISED JULY 2003

### electrical characteristics at specified free-air temperature, $V_{CC\pm} = \pm 15$ V (unless otherwise noted)

| PARAMETER                                           |                                                                   | TEST                              | CONDITIONS                | ;                      | T <sub>A</sub>          | MIN  | TYP†              | MAX   | UNIT  |
|-----------------------------------------------------|-------------------------------------------------------------------|-----------------------------------|---------------------------|------------------------|-------------------------|------|-------------------|-------|-------|
|                                                     |                                                                   |                                   | $V_{CC} = 5 V$            |                        | 25°C                    |      | 1.5               | 10    |       |
| V <sub>IO</sub>                                     | Input offset voltage                                              |                                   |                           |                        | 25°C                    |      | 1.0               | 10    | mV    |
| -                                                   |                                                                   | $V_{CC} = \pm 15 V$               |                           | /                      | Full range <sup>‡</sup> |      |                   | 12    |       |
| $\alpha_{V_{IO}}$                                   | Temperature coefficient of<br>input offset voltage                | $V_{IC} = 0,$<br>$V_{O} = 0,$     | $V_{CC} = \pm 15$ V       | 1                      | Full range <sup>‡</sup> |      | 10                |       | μV/°C |
|                                                     | Innut affact aureant                                              | R <sub>S</sub> = 50 Ω             | V 115.                    | ,                      | 25°C                    |      | 6                 | 75    | - 1   |
| l <sub>IO</sub>                                     | Input offset current                                              |                                   | $V_{CC} = \pm 15$ V       | /                      | Full range <sup>‡</sup> |      |                   | 300   | nA    |
|                                                     | Input biog ourrent                                                |                                   | V 1451                    | ,                      | 25°C                    |      | 100               | 500   | ~^    |
| I <sub>IB</sub>                                     | Input bias current                                                |                                   | $V_{CC} = \pm 15$ V       | /                      | Full range <sup>‡</sup> |      |                   | 700   | nA    |
| Common-mode<br>V <sub>ICR</sub> input voltage range |                                                                   |                                   |                           |                        |                         |      | –15<br>to<br>12.8 |       | .,    |
|                                                     |                                                                   | R <sub>S</sub> = 50 Ω             | Full range‡               |                        | -15<br>to<br>12.8       |      | V                 |       |       |
|                                                     |                                                                   | V <sub>CC+</sub> = 5 V,           | $V_{CC-} = 0,$            | $R_L = 2 k\Omega$      | 25°C                    | 3.7  | 4                 |       |       |
| V <sub>OH</sub>                                     | High-level output voltage                                         | $R_L = 10 \ k\Omega$              |                           | 25°C                   | 13.6                    | 14   |                   | V     |       |
|                                                     |                                                                   | $R_L = 2 k\Omega$                 |                           |                        | Full range <sup>‡</sup> | 13.4 |                   |       |       |
|                                                     |                                                                   | $V_{CC+} = 5 V,$                  | $V_{CC-} = 0,$            | $R_L = 2 k\Omega$      | 25°C                    |      | 0.1               | 0.3   |       |
| V <sub>OL</sub>                                     | Low-level output voltage                                          | $R_L = 10 \ k\Omega$              |                           |                        | 25°C                    |      | -14.7             | -14.3 | V     |
|                                                     |                                                                   | $R_L = 2 k\Omega$                 |                           |                        | Full range <sup>‡</sup> |      |                   | -13.5 |       |
| •                                                   | Large-signal differential                                         | V 140 V                           |                           |                        | 25°C                    | 25   | 100               |       | Mark  |
| A <sub>VD</sub>                                     | voltage amplification                                             | $V_{O} = \pm 10 V$ ,              | $R_L = 2 k\Omega$         |                        | Full range <sup>‡</sup> | 20   |                   |       | V/mV  |
|                                                     | Chart aircuit autaut aurrant                                      | Source: V <sub>ID</sub> = 1 V,    | $V_{O} = 0$               |                        | 0500                    | -10  | -34               |       |       |
| I <sub>OS</sub>                                     | Short-circuit output current                                      | Sink: $V_{ID} = -1 V$ ,           | $V_{O} = 0$               |                        | 25°C                    | 20   | 27                |       | mA    |
| CMRR                                                | Common-mode rejection ratio                                       | $V_{IC} = V_{ICR}(min),$          | $R_S = 50 \ \Omega$       |                        | 25°C                    | 65   | 97                |       | dB    |
| k <sub>SVR</sub>                                    | Supply-voltage rejection ratio $(\Delta V_{CC\pm}/\Delta V_{IO})$ | $V_{CC\pm} = \pm 13.5$ V to $\pm$ | 16.5 V,                   | $R_{S}$ = 100 $\Omega$ | 25°C                    | 70   | 97                |       | dB    |
|                                                     |                                                                   | V 0                               | No load                   |                        | 25°C                    |      | 3.5               | 4.5   |       |
| ICC                                                 | Supply current (per channel)                                      | $V_{O} = 0$ , No load             |                           |                        | Full range <sup>‡</sup> |      | 4.5               | 5.5   | mA    |
|                                                     |                                                                   | $V_{CC+} = 5 V, V_O = 2.$         | 5 V, V <sub>CC</sub> = 0, | No load                | 25°C                    |      | 3.5               | 4.5   |       |

<sup>†</sup> All typical values are at  $T_A = 25^{\circ}$ C. <sup>‡</sup> Full range is 0°C to 70°C for the TL3472C device and -40°C to 105°C for the TL3472I device.



SLOS200G - OCTOBER 1997 - REVISED JULY 2003

| operating characteristics, V | / <sub>CC±</sub> = ±15 V, T <sub>A</sub> = 25°C |
|------------------------------|-------------------------------------------------|
|------------------------------|-------------------------------------------------|

|                | PARAMETER                      | TEST C                                                                   | CONDITIONS                             | MIN | TYP  | MAX | UNIT   |
|----------------|--------------------------------|--------------------------------------------------------------------------|----------------------------------------|-----|------|-----|--------|
| SR+            | Positive slew rate             | $V_{i} = -10 \text{ V}$ to 10 V,                                         | A <sub>V</sub> = 1                     | 8   | 10   |     | V/µs   |
| SR-            | Negative slew rate             | $R_L = 2 \text{ k}\Omega$ , $C_L = 300 \text{ pF}$                       | A <sub>V</sub> = -1                    |     | 13   |     | V/µs   |
|                |                                |                                                                          | To 0.1%                                |     | 1.1  |     | _      |
| t <sub>s</sub> | Settling time                  | A <sub>VD</sub> = -1, 10-V step                                          | To 0.01%                               |     | 2.2  |     | μs     |
| Vn             | Equivalent input noise voltage | f = 1 kHz,                                                               | R <sub>S</sub> = 100 Ω                 |     | 49   |     | nV/√Hz |
| I <sub>n</sub> | Equivalent input noise current | f = 1 kHz                                                                |                                        |     | 0.22 |     | pA/√Hz |
| THD            | Total harmonic distortion      | $V_{O(PP)} = 2 V \text{ to } 20 V, R_L = 2$                              | 2 kΩ, A <sub>VD</sub> = 10, f = 10 kHz |     | 0.02 |     | %      |
| GBW            | Gain-bandwidth product         | f =100 kHz                                                               |                                        | 3   | 4    |     | MHz    |
| BW             | Power bandwidth                | $V_{O(PP)} = 20 \text{ V}, \text{ R}_{L} = 2 \text{ k}\Omega, \text{ A}$ | <sub>VD</sub> = 1, THD = 5.0%          |     | 160  |     | kHz    |
|                | Dhara manin                    |                                                                          | $C_L = 0$                              |     | 70   |     |        |
| φm             | Phase margin                   | $R_L = 2 k\Omega$                                                        | $C_{L} = 300 \text{ pF}$               |     | 50   |     | deg    |
|                | Osia marria                    |                                                                          | $C_L = 0$                              | 12  |      |     | ٩D     |
|                | Gain margin                    | $R_L = 2 k\Omega$                                                        | C <sub>L</sub> = 300 pF                |     | 4    |     | dB     |
| r <sub>i</sub> | Differential input resistance  | $V_{IC} = 0$                                                             |                                        |     | 150  |     | MΩ     |
| Ci             | Input capacitance              | $V_{IC} = 0$                                                             |                                        |     | 2.5  |     | pF     |
|                | Channel separation             | f = 10 kHz                                                               |                                        |     | 101  |     | dB     |
| Z <sub>0</sub> | Open-loop output impedance     | f = 1 MHz,                                                               | $A_V = 1$                              |     | 20   |     | Ω      |





### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TL3472CD         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 3472C                   | Samples |
| TL3472CDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 3472C                   | Samples |
| TL3472CP         | ACTIVE        | PDIP         | Ρ                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | TL3472CP                | Samples |
| TL3472ID         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | Z3472                   | Samples |
| TL3472IDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | Z3472                   | Samples |
| TL3472IP         | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 105   | TL3472IP                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TL3472 :

• Automotive: TL3472-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device    | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL3472CDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL3472CDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL3472IDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL3472IDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL3472CDR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TL3472CDR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL3472IDR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TL3472IDR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TL3472CD | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL3472CD | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL3472CP | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL3472ID | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL3472ID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL3472IP | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

# D0008A



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated