

ON Semiconductor®

# **FDMC8200S**

# Dual N-Channel PowerTrench® MOSFET 30 V, 10 m $\Omega$ , 20 m $\Omega$

#### **Features**

Q1: N-Channel

- Max  $r_{DS(on)} = 20 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 6 \text{ A}$
- Max  $r_{DS(on)} = 32 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 5 \text{ A}$

Q2: N-Channel

- Max  $r_{DS(on)} = 10 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 8.5 \text{ A}$
- Max  $r_{DS(on)}$  = 13.5 m $\Omega$  at  $V_{GS}$  = 4.5 V,  $I_D$  = 7.2
- RoHS Compliant

### **General Description**

This device includes two specialized N-Channel MOSFETs in a due power33(3mm X 3mm MLP) package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous MOSFET (Q2) have been designed to provide optimal power efficiency.

### **Applications**



- Mobile Computing
- Mobile Internet Devices
- General Purpose Point of Load







Power33

# **MOSFET Maximum Ratings** $T_C = 25$ °C unless otherwise noted

| Symbol                            | Parameter                                            |                        |          | Q1                | Q2                | Units |
|-----------------------------------|------------------------------------------------------|------------------------|----------|-------------------|-------------------|-------|
| V <sub>DS</sub>                   | Drain to Source Voltage                              |                        |          | 30                | 30                | V     |
| $V_{GS}$                          | Gate to Source Voltage                               |                        | (Note 4) | ±20               | ±20               | V     |
|                                   | Drain Current -Continuous (Package limited)          | T <sub>C</sub> = 25 °C |          | 18                | 13                |       |
|                                   | -Continuous (Silicon limited) T <sub>C</sub> = 25 °C |                        |          | 23                | 46                | ^     |
| I <sub>D</sub>                    | -Continuous                                          | T <sub>A</sub> = 25 °C |          | 6 <sup>1a</sup>   | 8.5 <sup>1b</sup> | A     |
|                                   | -Pulsed                                              |                        |          | 40                | 27                |       |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                        |                        | (Note 3) | 12                | 32                |       |
| Б                                 | Power Dissipation for Single Operation               | T <sub>A</sub> = 25°C  |          | 1.9 <sup>1a</sup> | 2.5 <sup>1b</sup> | W     |
| $P_{D}$                           | Power Dissipation for Single Operation               | T <sub>A</sub> = 25°C  |          | 0.7 <sup>1c</sup> | 1.0 <sup>1d</sup> | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature I         | Range                  |          | -55 to            | +150              | °C    |

#### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 65 <sup>1a</sup>  | 50 <sup>1b</sup>  |      |
|-----------------|-----------------------------------------|-------------------|-------------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 180 <sup>1c</sup> | 125 <sup>1d</sup> | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case    | 7.5               | 4.2               |      |

#### **Package Marking and Ordering Information**

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| FDMC8200S      | FDMC8200S | Power 33 | 13"       | 12 mm      | 3000 units |

# **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted

| Symbol                               | Parameter                                 | Test Conditions                                                           | Type     | Min      | Тур      | Max        | Units    |
|--------------------------------------|-------------------------------------------|---------------------------------------------------------------------------|----------|----------|----------|------------|----------|
| Off Chara                            | octeristics                               |                                                                           |          |          |          |            |          |
| BV <sub>DSS</sub>                    | Drain to Source Breakdown Voltage         | $I_D = 250 \mu A, V_{GS} = 0 V$<br>$I_D = 1 m A, V_{GS} = 0 V$            | Q1<br>Q2 | 30<br>30 |          |            | V        |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature Coefficient | $I_D = 250 \mu A$ , referenced to 25°C $I_D = 1 m A$ , referenced to 25°C | Q1<br>Q2 |          | 14<br>13 |            | mV/°C    |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                             | Q1<br>Q2 |          |          | 1<br>500   | μА       |
| I <sub>GSS</sub>                     | Gate to Source Leakage Current            | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V                            | Q1<br>Q2 |          |          | 100<br>100 | nA<br>nA |

#### **On Characteristics**

| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \mu A$<br>$V_{GS} = V_{DS}, I_D = 1 m A$                                                                                                     | Q1<br>Q2 | 1.0<br>1.0 | 2.3<br>2.0          | 3.0<br>3.0           | V     |
|----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|---------------------|----------------------|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 μA, referenced to 25°C $I_D$ = 1mA, referenced to 25°C                                                                                                       | Q1<br>Q2 |            | -5<br>-6            |                      | mV/°C |
|                                        |                                                             | $V_{GS} = 10 \text{ V}, I_D = 6 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 5 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 6 \text{ A}, T_J = 125^{\circ}\text{C}$       | Q1       |            | 16<br>24<br>22      | 20<br>32<br>28       |       |
| r <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                        | $V_{GS} = 10 \text{ V}, \ I_D = 8.5 \text{ A}$ $V_{GS} = 4.5 \text{ V}, \ I_D = 7.2 \text{ A}$ $V_{GS} = 10 \text{ V}, \ I_D = 8.5 \text{ A}, T_J = 125^{\circ}\text{C}$ | Q2       |            | 7.8<br>10.3<br>11.4 | 10.0<br>13.5<br>13.1 | mΩ    |
| g <sub>FS</sub>                        | Forward Transconductance                                    | $V_{DD} = 5 \text{ V}, I_{D} = 6 \text{ A}$<br>$V_{DD} = 5 \text{ V}, I_{D} = 8.5 \text{ A}$                                                                             | Q1<br>Q2 |            | 29<br>43            |                      | S     |

# **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            |                                                          | Q1<br>Q2 |            | 495<br>1080 | 660<br>1436 | pF |
|------------------|------------------------------|----------------------------------------------------------|----------|------------|-------------|-------------|----|
| C <sub>oss</sub> | Output Capacitance           | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHZ | Q1<br>Q2 |            | 145<br>373  | 195<br>495  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                                          | Q1<br>Q2 |            | 20<br>35    | 30<br>52    | pF |
| R <sub>g</sub>   | Gate Resistance              |                                                          | Q1<br>Q2 | 0.2<br>0.2 | 1.4<br>1.2  | 4.2<br>3.6  | Ω  |

# **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            | Q1<br>$V_{DD} = 15 \text{ V, } I_{D} = 1 \text{ A,}$<br>$V_{GS} = 10 \text{ V, } R_{GEN} = 6 \Omega$ | Q1<br>Q2                                           | 11<br>7.6  | 20<br>15    | ns        |    |
|---------------------|-------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|-------------|-----------|----|
| t <sub>r</sub>      | Rise Time                     |                                                                                                      | Q1<br>Q2                                           | 3.1<br>1.8 | 10<br>10    | ns        |    |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | Q2<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 1                                                     | Δ                                                  | Q1<br>Q2   | 35<br>21    | 56<br>34  | ns |
| t <sub>f</sub>      | Fall Time                     | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$                                                          |                                                    | Q1<br>Q2   | 1.3<br>8.5  | 10<br>17  | ns |
| Q <sub>g(TOT)</sub> | Total Gate Charge             | V <sub>GS</sub> = 0 V to 10 V                                                                        |                                                    | Q1<br>Q2   | 7.3<br>15.7 | 10<br>22  | nC |
| Q <sub>g(TOT)</sub> | Total Gate Charge             | V <sub>GS</sub> = 0 V to 4.5 V                                                                       | $I_D = 6 \text{ A}$                                | Q1<br>Q2   | 3.1<br>7.2  | 4.3<br>10 | nC |
| Q <sub>gs</sub>     | Gate to Source Charge         |                                                                                                      | Q2                                                 | Q1<br>Q2   | 1.8<br>3    |           | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge |                                                                                                      | $V_{DD} = 15 \text{ V}$<br>$I_{D} = 8.5 \text{ A}$ | Q1<br>Q2   | 1<br>1.9    |           | nC |

# **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted

Parameter

| Drain-So        | rce Diode Characteristics          |                                                                                                                                                  |                                  |                |                   |                   |    |
|-----------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------|-------------------|-------------------|----|
| V <sub>SD</sub> | Source-Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V, } I_{S} = 6 \text{ A}$<br>$V_{GS} = 0 \text{ V, } I_{S} = 8.5 \text{ A}$<br>$V_{GS} = 0 \text{ V, } I_{S} = 1.3 \text{ A}$ | (Note 2)<br>(Note 2)<br>(Note 2) | Q1<br>Q2<br>Q2 | 0.8<br>0.8<br>0.6 | 1.2<br>1.2<br>0.8 | V  |
| t <sub>rr</sub> | Reverse Recovery Time              | Q1<br>I <sub>F</sub> = 6 A, di/dt = 100 A/s                                                                                                      |                                  | Q1<br>Q2       | 13<br>20          | 24<br>32          | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge            | Q2 $I_F = 8.5 \text{ A, di/dt} = 300 \text{ A/s}$                                                                                                |                                  | Q1<br>Q2       | 2.3<br>15         | 10<br>24          | nC |

**Test Conditions** 

#### Notes:

Symbol

1.  $R_{\theta JA}$  is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a.65 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b.50 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

Type

Min

Тур

Max

Units



c. 180 °C/W when mounted on a minimum pad of 2 oz copper



 d. 125 °C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width < 300  $\,\mu s,$  Duty cycle < 2.0%.
- 3.Starting Q1: T = 25 °C, L = 1 mH, I = 5 A, Vgs = 10V, Vdd = 27V, 100% test at L = 3 mH, I = 4 A; Q2: T = 25 °C, L = 1 mH, I = 8 A, Vgs = 10V, Vdd = 27V, 100% test at L = 3 mH, I = 3.2 A.
- 4. As an N-ch device, the negative Vgs rating is for low duty cycle pulse ocurrence only. No continuous rating is implied.

# Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On Region Characteristics



Figure 3. Normalized On Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

### Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q1 N-Channel) $T_J = 25$ °C unless otherwise noted



Figure 13. Junction-to-Ambient Transient Thermal Response Curve

### Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 14. On- Region Characteristics



Figure 16. Normalized On-Resistance vs Junction Temperature



Figure 18. Transfer Characteristics



Figure 15. Normalized on-Resistance vs Drain Current and Gate Voltage



Figure 17. On-Resistance vs Gate to Source Voltage



Figure 19. Source to Drain Diode Forward Voltage vs Source Current

## Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 20. Gate Charge Characteristics



Figure 22. Unclamped Inductive Switching Capability



Figure 24. Forward Bias Safe Operating Area



Figure 21. Capacitance vs Drain to Source Voltage



Figure 23. Maximum Continuous Drain Current vs Case Temperature



Figure 25. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q2 N-Channel) $T_J = 25$ °C unless otherwise noted



Figure 26. Junction-to-Ambient Transient Thermal Response Curve

# Typical Characteristics (continued)

# SyncFET Schottky body diode Characteristics

Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 14 shows the reverses recovery characteristic of the FDMC8200S.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 27. FDMC8200S SyncFET body diode reverse recovery characteristic



Figure 28. SyncFET body diode reverses leakage versus drain-source voltage

# **Dimensional Outline and Pad Layout**











BOTTOM VIEW

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative