

Sample &

Buv



SGLS390G -JULY 2009-REVISED NOVEMBER 2015

Support &

Community

**.**...

## CDCM7005-SP 3.3-V High Performance Rad-Tolerant Class V, Clock Synchronizer and **Jitter Cleaner**

Technical

Documents

#### Features 1

- High Performance LVPECL and LVCMOS PLL Clock Synchronizer
- Two Reference Clock Inputs (Primary and Secondary Clock) for Redundancy Support With Manual or Automatic Selection
- Accepts LVCMOS Input Frequencies Up to 200 MHz
- VCXO\_IN Clock is Synchronized to One of the Two Reference Clocks
- VCXO IN Frequencies Up to 2 GHz (LVPECL)
- Outputs can be a Combination of LVPECL and LVCMOS (Up to Five Differential LVPECL Outputs or Up to 10 LVCMOS Outputs)
- Output Frequency is Selectable by x1, /2, /3, /4, /6, /8, /16 on Each Output Individually
- Efficient Jitter Cleaning from Low PLL Loop Bandwidth
- Low Phase Noise PLL Core
- Programmable Phase Offset (PRI REF and SEC REF to Outputs)
- Wide Charge Pump Current Range From ٠ 200 µA to 3 mA
- Analog and Digital PLL Lock Indication
- Provides VBB Bias Voltage Output for Single-Ended Input Signals (VCXO\_IN)
- Frequency Hold Over Mode Improves Fail-Safe Operation
- Power-Up Control Forces LVPECL Outputs to Tri-State at  $V_{CC}$  < 1.5 V
- SPI Controllable Device Setting
- 3.3-V Power Supply
- High-Performance 52 Pin Ceramic Quad Flat Pack (HFG)
- Rad-Tolerant : 50 kRad (Si) TID
- QML-V Qualified, SMD 5962-07230
- Military Temperature Range: -55°C to 125°C T<sub>case</sub>
- Engineering Evaluation (/EM) Samples are Available
- (1) These units are intended for engineering evaluation only. They are processed to a non-compliant flow (for example, no burn-in, and so forth) and are tested to temperature rating of 25°C only. These units are not suitable for qualification, production, radiation testing or flight use. Parts are not warranted for performance on full MIL specified temperature range of -55°C to 125°C or operating life.

### 2 Applications

Tools &

Software

- Low-Jitter Clock Distribution •
- SERDES Links
- Analog Data Converters •
- **Digital-to-Analog Converters**

### 3 Description

The CDCM7005-SP is a high-performance, low phase noise and low skew clock synchronizer that synchronizes a VCXO (voltage controlled crystal oscillator) or VCO (voltage controlled oscillator) frequency to one of the two reference clocks. The programmable pre-divider M and the feedbackdividers N and P give a high flexibility to the frequency ratio of the reference clock to VC(X)O as  $VC(X)O_IN / PRI_REF = (N \times P) / M \text{ or } VC(X)O_IN /$  $SEC_REF = (N \times P) / M.$ 

VC(X)O\_IN clock operates up to 2 GHz. Through the selection of external VC(X)O and loop filter components, the PLL loop bandwidth and damping factor can be adjust to meet different system requirements.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)     |  |  |
|-------------|----------|---------------------|--|--|
| CDCM7005-SP | CFP (52) | 13.97 mm × 13.97 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Typical Application Schematic**





Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2

Description (continued)..... 4

Pin Configuration and Functions ...... 5

Specifications.....7

7.6 Timing Requirements ..... 11

7.7 Typical Characteristics ..... 12

Parameter Measurement Information ...... 14

Detailed Description ..... 18

Absolute Maximum Ratings ...... 7

ESD Ratings.....7

1

2

3

4

5

6

7

8

g

2

7.1

7.2

7.3

## Table of Contents

|    | 9.2 Functional Block Diagram 1         | 9 |
|----|----------------------------------------|---|
|    | 9.3 Feature Description                | 0 |
|    | 9.4 Device Functional Modes 2          | 7 |
|    | 9.5 Programming 2                      | 8 |
| 10 | Application and Implementation         | 7 |
|    | 10.1 Application Information 3         | 7 |
|    | 10.2 Typical Application 4             | 0 |
| 11 | Power Supply Recommendations 43        | 3 |
| 12 | Layout 4                               | 3 |
|    | 12.1 Layout Guidelines 4               | 3 |
|    | 12.2 Layout Examples 4                 | 4 |
| 13 | Device and Documentation Support 4     | 5 |
|    | 13.1 Community Resources               | 5 |
|    | 13.2 Trademarks 4                      | 5 |
|    | 13.3 Electrostatic Discharge Caution 4 | 5 |
|    | 13.4 Glossary 4                        | 5 |
| 14 | Mechanical, Packaging, and Orderable   |   |
|    | Information 4                          | 5 |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision F (January 2014) to Revision G                                                                                                                                                                                                                                 | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |
| •  | Deleted two bullets from the Features List.                                                                                                                                                                                                                                         | 1    |

#### Changes from Revision E (August 2012) to Revision F

| • | Added /EM bullet to Features       | 1 |
|---|------------------------------------|---|
| • | Deleted Ordering Information table | 4 |

#### Changes from Revision D (December 2011) to Revision E

| • | Changed PLL_LOCK pin description, replaced cycle-slip text.                            | 5  |
|---|----------------------------------------------------------------------------------------|----|
| • | Changed the Frequency Hold-Over Mode section                                           | 24 |
|   | Changed text From: Cycle-Slip To: Frequency Offset in Figure 22                        |    |
| • | Changed table Word 3, Cycle Slip (Bit 6) To: Frequency Offset                          | 32 |
| • | Changed Note 1 of table Word 3                                                         | 32 |
|   | Changed table Lock-Detect Window (Word 3) - Clip slip To: Frequency offset, and Note 2 |    |

#### Changes from Revision B (December 2009) to Revision C

| , | Changed the VCC pin text - From: There is no internal connection between $V_{CC}$ and $AV_{CC}$ To: $V_{CC}$ and $AV_{CC}$ should always have same supply voltage | 5 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Added to the CTRL_LE - Unused or floating inputs must be tied to proper logic level. It is recommended to use a 20-k $\Omega$ or larger pullup resistor to VCC    |   |
| • | Added to the CTRL_CLK pin - Unused or floating inputs must be tied to proper logic level. It is recommended to use a 20-kΩ or larger pullup resistor to VCC       |   |

### 45

#### XAS STRUMENTS

www.ti.com

Page

Page

### Page

Copyright © 2009–2015, Texas Instruments Incorporated



### CDCM7005-SP SGLS390G – JULY 2009–REVISED NOVEMBER 2015

| • | Added to the CTRL_DATA pin - Unused or floating inputs must be tied to proper logic level. It is recommended to use a $20 \cdot k\Omega$ or larger pullup resistor to VCC               | 6  |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Added to the PD pin text - It is recommended to ramp up the                                                                                                                             | 6  |
| • | Added to the SPI CONTROL INTERFACE section - Unused or floating inputs must be tied to proper logic level. It is recommended to use a $20$ -k $\Omega$ or larger pullup resistor to VCC | 28 |
| • | Added to the SPI CONTROL INTERFACE section - It is recommended to program Word 0, Word 1, Word 2 and Word 3 right after power up and PD becomes HIGH                                    | 28 |
| • | Changed bit 16 from RES to GTME                                                                                                                                                         | 32 |
| • | Changed bit 28 from RES to PFDFC                                                                                                                                                        | 32 |

SGLS390G -JULY 2009-REVISED NOVEMBER 2015



www.ti.com

### 5 Description (continued)

The CDCM7005-SP can lock to one of two reference clock inputs (PRI\_REF and SEC\_REF), supports frequency hold-over mode and fast-frequency-locking for fail-safe and increased system redundancy. The outputs of the CDCM7005-SP are user definable and can be any combination of up to five LVPECL outputs or up to 10 LVCMOS outputs. The LVCMOS outputs are arranged in pairs (Y0A:Y0B, Y1A:Y1B, ...), so that each pair has the same frequency. But each output can be separately inverted and disabled. The built in synchronization latches ensure that all outputs are synchronized for low output skew.

All device settings, like outputs signaling, divider value, input selection, and many more, are programmable by SPI (3-wire serial peripheral interface). SPI allows individually control of the device settings.

The device operates in a 3.3-V environment and is characterized for operation from -55°C to 125°C (T<sub>case</sub>).



### 6 Pin Configuration and Functions



### **Pin Functions**

| PIN<br>NAME NO. |                                                                                 | 1/0             | DECODIDION                                                                                                                                                                   |  |
|-----------------|---------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                 |                                                                                 | I/O             | DESCRIPTION                                                                                                                                                                  |  |
| VCC             | 19, 22,<br>23, 26,<br>28, 31,<br>32, 35,<br>36, 39,<br>41, 44,<br>46, 47,<br>48 | Power           | 3.3-V supply. $V_{CC}$ and $AV_{CC}$ should always have same supply voltage. It is recommended that $AV_{CC}$ use its own supply filter.                                     |  |
| GND             | Thermal<br>pad, and<br>Pins: 1, 7,<br>11, 13, 45,<br>51                         | Ground          | Ground                                                                                                                                                                       |  |
| AVCC            | 3, 6, 9<br>16, 17                                                               | Analog<br>Power | 3.3-V analog power supply. There is no internal connection between AV <sub>CC</sub> and V <sub>CC</sub> . It is recommended that AV <sub>CC</sub> use its own supply filter. |  |
| VCC_CP 10       |                                                                                 | Power           | This is the charge pump power supply pin used to have the same supply as the external VCO. It can be set from 2.3 V to 3.6 V.                                                |  |

CDCM7005-SP SGLS390G – JULY 2009–REVISED NOVEMBER 2015

www.ti.com

NSTRUMENTS

**EXAS** 

## Pin Functions (continued)

| PIN                          |     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|------------------------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                         | NO. | I/O  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| CTRL_LE                      | 5   | I    | LVCMOS input, control latch enable for serial programmable Interface (SPI), with hysteresis. Unused or floating inputs must be tied to proper logic level. It is recommended to use a $20$ -k $\Omega$ or larger pullup resistor to VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| CTRL_CLK                     | 4   | I    | LVCMOS input, serial control clock input for SPI, with hysteresis. Unused or floating inputs must be tied to proper logic level. It is recommended to use a 20-k $\Omega$ or larger pullup resistor to VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| CTRL_DATA                    | 2   | I    | LVCMOS input, serial control data input for SPI, with hysteresis. Unused or floating inputs must be tied to proper logic level. It is recommended to use a 20-k $\Omega$ or larger pullup resistor to VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| PD                           | 27  | I    | LVCMOS input, asynchronous power down (PD) signal. This pin is low active and can be activated external or by the corresponding bit in the SPI register (in case of logic high, the SPI setting is valid). Switches the device into power-down mode. Resets M-and N-Divider, 3-states charge pump, STATUS_REF, or PRI_SEC_CLK pin, STATUS_VCXO or I_REF_CP pin, PLL_LOCK pin, VBB pin and all Yx outputs. Sets the SPI register to default value; has internal 150-k $\Omega$ pullup resistor. It is recommended to ramp up the PD with the same time as V <sub>CC</sub> and AV <sub>CC</sub> or later. The ramp up rate of the PD should not be faster than the ramp up rate of V <sub>CC</sub> and AV <sub>CC</sub> . |  |  |  |
| RESET or                     | 40  |      | This LVCMOS input can be programmed (SPI) to act as HOLD or RESET. RESET is the default function. This pin is low active and can be activated external or via the corresponding bit in the SPI register. In case of RESET, the charge pump (CP) is switched to 3-state and all counters (N, M, P) are reset to zero (the initial divider settings are maintained in SPI registers). The LVPECL outputs are static low and high respectively and the LVCMOS outputs are all low or high if inverted. RESET is not edge triggered and should have a pulse duration of at least 5 ns.                                                                                                                                      |  |  |  |
| HOLD                         |     |      | In case of $\overline{\text{HOLD}}$ , the CP is switched in to 3-state mode only. After $\overline{\text{HOLD}}$ is released<br>and with the next valid reference clock cycle the charge pump is switched back in to<br>normal operation (CP stays in 3-state as long as no reference clock is valid). During<br>$\overline{\text{HOLD}}$ , the P divider and all outputs Yx are at normal operation. This mode allows an<br>external control of the frequency hold-over mode.                                                                                                                                                                                                                                          |  |  |  |
|                              |     |      | The input has an internal 150-k $\Omega$ pullup resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| VCXO_IN                      | 21  | I    | VCXO LVPECL input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| VCXO_IN                      | 20  | I    | Complementary VCXO LVPECL input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| PRI_REF                      | 14  | I    | LVCMOS input for the primary reference clock, with an internal 150-k $\Omega$ pullup resistor and input hysteresis.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| SEC_REF                      | 15  | I    | LVCMOS input for the secondary reference clock, with an internal 150-k $\Omega$ pullup resistor and input hysteresis.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| REF_SEL                      | 12  | I    | LVCMOS reference clock selection input. In the manual mode the REF_SEL signal selects one of the two input clocks:<br>REF_SEL [1]: PRI_REF is selected;<br>REF_SEL [0]: SEC_REF is selected;<br>The input has an internal $150 \cdot k\Omega$ pullup resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| CP_OUT                       | 8   | 0    | Charge pump output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| VBB                          | 18  | 0    | Bias voltage output to be used to bias unused complementary input $\overline{VCXO_{IN}}$ for single ended signals. The output of VBB is V <sub>CC</sub> – 1.3 V. The output current is limited to about 1.5 mA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                              |     |      | This output can be programmed (SPI) to provide either the STATUS_REF or PRI_SEC_CLK information. This pin is set high if one of the STATUS conditions is valid. STATUS_REF is the default setting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| STATUS_REF or<br>PRI_SEC_CLK |     | 50 O | In case of STATUS_REF, the LVCMOS output provides the Status of the Reference Clock. If a reference clock with a frequency above 2 MHz is provided to PRI_REF or SEC_REF STATUS_REF will be set high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                              |     |      | In case of PRI_SEC_CLK, the LVCMOS output indicates whether the primary clock [high] or the secondary clock [low] is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |

Copyright © 2009–2015, Texas Instruments Incorporated



### **Pin Functions (continued)**

| PIN<br>NAME NO.                                     |                                                   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |
|-----------------------------------------------------|---------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                     |                                                   | 1/0 |                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |
|                                                     |                                                   |     | This LVCMOS output can be programmed (SPI) to provide either the STATUS_VCXO information or serve as current path for the charge pump (CP). STATUS_VCXO is the default setting.                                                                                                                                                                     |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |
| STATUS_VCXO<br>or I_REF_CP                          | 49                                                | Ο   | In case of STATUS_VCXO, the LVCMOS output provides the status of the VCXO input (frequencies above 2 MHz are interpreted as valid clock; active high).                                                                                                                                                                                              |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |
|                                                     |                                                   |     | In case of I_REF_CP, it provides the current path for the external reference resistor (12 k $\Omega \pm 1\%$ ) to support an accurate charge pump current, optional. Do not use any capacitor across this resistor to prevent noise coupling via this node. If the internal 12 k $\Omega$ is selected (default setting), this pin can be left open. |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |
|                                                     | 52                                                |     |                                                                                                                                                                                                                                                                                                                                                     | LVCMOS output for PLL_LOCK information. This pin is set high if the PLL is in lock (see feature description). This output can be programmed to be digital lock detect or analog lock detect (see feature description). |                                                                                                                                                                                                                                                                      |
|                                                     |                                                   |     | The PLL is locked (set high), if the rising edge either of PRI_REF or SEC_REF clock and VCXO_IN clock at the phase frequency detector (PFD) are inside the lock detect window for a predetermined number of successive clock cycles.                                                                                                                |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |
| PLL_LOCK                                            |                                                   | 52  | _LUCK 52 1/0                                                                                                                                                                                                                                                                                                                                        | I/O                                                                                                                                                                                                                    | The PLL is out-of-lock (set low), if the rising edge of either the PRI_REF or SEC_REF) clock and VCXO_IN clock at the PFD are outside the lock detect window or if a certain frequency offset between reference frequency and feedback frequency (VCXO) is detected. |
|                                                     |                                                   |     | Both, the lock detect window and the number of successive clock cycles are user definable (via SPI).                                                                                                                                                                                                                                                |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |
| Y0A:Y0B<br>Y1A:Y1B<br>Y2A:Y2B<br>Y3A:Y3B<br>Y4A:Y4B | 24, 25,<br>29, 30,<br>33, 34,<br>37,38,<br>42, 43 | ο   | The outputs of the CDCM7005-SP are user definable and can be any combination of up to five LVPECL outputs or up to 10 LVCMOS outputs. The outputs are selectable via SPI (Word 1, Bit 2-6). The power-up setting is all outputs are LVPECL.                                                                                                         |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                               |                                                               | MIN    | MAX                     | UNIT |
|---------------------------------------------------------------|---------------------------------------------------------------|--------|-------------------------|------|
| V <sub>CC</sub> ,<br>A <sub>VCC</sub> ,<br>V <sub>CC_CP</sub> | Supply voltage <sup>(2)</sup>                                 | -0.5   | 4.6                     | V    |
| VI                                                            | Input voltage <sup>(3)</sup>                                  | –0.5 V | V <sub>CC</sub> + 0.5 V | V    |
| Vo                                                            | Output voltage <sup>(3)</sup>                                 | -0.5   | V <sub>CC</sub> + 0.5 V | V    |
| I <sub>OUT</sub>                                              | Output current for LVPECL/LVCMOS outputs $(0 < V_O < V_{CC})$ | ±50    |                         | mA   |
| I <sub>IN</sub>                                               | Input current ( $V_I < 0$ , $V_I > V_{CC}$ )                  | ±20    |                         | mA   |
| TJ                                                            | Maximum junction temperature                                  |        | 150                     | °C   |
| T <sub>stg</sub>                                              | Storage temperature                                           | 65     | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All supply voltages have to be supplied at the same time.

(3) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

### 7.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 | M    |
| V <sub>(ESD)</sub> | ) discharge   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

**ISTRUMENTS** 

EXAS

### 7.3 Recommended Operating Conditions

|                      |                                                             | MIN                 | NOM | MAX                  | UNIT |
|----------------------|-------------------------------------------------------------|---------------------|-----|----------------------|------|
| $V_{CC}$ , $AV_{CC}$ | Supply voltage                                              | 3                   | 3.3 | 3.6                  | V    |
| V <sub>CC_CP</sub>   | Supply voltage                                              | 2.3                 |     | $V_{CC}$             | v    |
| V <sub>IL</sub>      | Low-level input voltage LVCMOS, see (1)                     |                     |     | $0.3 V_{CC}$         | V    |
| V <sub>IH</sub>      | High-level input voltage LVCMOS, see (1)                    | 0.7 V <sub>CC</sub> |     |                      | V    |
| I <sub>OH</sub>      | High-level output current LVCMOS (includes all status pins) |                     |     | -8                   | mA   |
| I <sub>OL</sub>      | Low-level output current LVCMOS (includes all status pins)  |                     |     | 8                    | mA   |
| VI                   | Input voltage range LVCMOS                                  | 0                   |     | 3.6                  | V    |
| V <sub>INPP</sub>    | Input amplitude LVPECL $(V_{VCXO_IN} - V_{VCXO_IN})^{(2)}$  | 0.5                 |     | 1.3                  | V    |
| V <sub>IC</sub>      | Common-mode input voltage LVPECL                            | 1                   |     | V <sub>CC</sub> -0.3 | V    |
| T <sub>C</sub>       | Operating case temperature                                  | -55                 |     | 125                  | °C   |

VIL and VIH are required to maintain ac specifications; the actual device function tolerates a smaller input level of 1V, if an ac-coupling to (1)

 $V_{CC}/2$  is provided.  $V_{INPP}$  minimum and maximum is required to maintain ac specifications; the actual device function tolerates at a minimum  $V_{INPP}$  of 150 mV. (2)



### 7.4 Thermal Information

|                       |                                                        | CDCM7005-SP <sup>(2)</sup> |      |
|-----------------------|--------------------------------------------------------|----------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                          | HFG (CFP)                  | UNIT |
|                       |                                                        | 52 PINS                    |      |
| $R_{\theta J A}$      | Junction-to-free-air thermal resistance <sup>(3)</sup> | 21.813                     | °C/W |
| $R_{	extsf{	heta}JC}$ | Junction-to-case thermal resistance <sup>(4)</sup>     | 0.849                      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Connected to GND with nine thermal vias (0.3 mm diameter). (2)

(3)Board mounted, per JESD 51-5 methodology

(4) MIL-STD-883 test method 1012

### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                                                                        | TEST CONDITIONS                                                                                                                                                                | MIN                    | <b>TYP</b> <sup>(1)</sup> | MAX                   | UNIT       |
|------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------|-----------------------|------------|
| OVERALL                |                                                                                                  |                                                                                                                                                                                |                        |                           |                       |            |
| I <sub>CC_LVPECL</sub> | Supply current (I <sub>CC</sub> over frequency see                                               | $f_{VCXO} = 200 \text{ MHz},$<br>$f_{REF_IN} = 25 \text{ MHz},$<br>PFD = 195.3125 kHz, I <sub>CP</sub> = 2 mA, all<br>outputs are LVPECL and Div-by-8 (load,<br>see Figure 14) |                        | 210                       | 260                   | mA         |
| I <sub>CC_LVCMOS</sub> | Figure 2 through Figure 5)                                                                       | $f_{VCXO}$ = 200 MHz,<br>$f_{REF_IN}$ = 25 MHz,<br>PFD = 195.3125 kHz, I <sub>CP</sub> = 2 mA, All<br>outputs are LVCMOS and Div-by-8 (load,<br>10 pF)                         |                        | 120                       | 160                   | mA         |
| I <sub>CCPD</sub>      | Power-down current                                                                               |                                                                                                                                                                                |                        | 100                       | 300                   | μΑ         |
|                        | High-impedance state output current                                                              | $V_{O} = 0$ V or $V_{CC} - 0.8$ V                                                                                                                                              |                        |                           | ±40                   | μA         |
| l <sub>oz</sub>        | for Yx outputs                                                                                   | $V_{O} = 0 V \text{ or } V_{CC}$                                                                                                                                               |                        |                           | ±100                  | μA         |
| V <sub>I_REF_CP</sub>  | Voltage on I_REF_CP (external current<br>path for accurate charge pump current)                  | 12 k $\Omega$ to GND at pin 49                                                                                                                                                 | 1.114                  | 1.21                      | 1.326                 | V          |
| V <sub>BB</sub>        | Output reference voltage                                                                         | $V_{CC}$ = 3 V $-$ 3.6 V; $I_{BB}$ = $-0.2$ mA                                                                                                                                 | V <sub>CC</sub> -1.446 | V <sub>CC</sub> -1.3      | V <sub>CC</sub> -1.09 | V          |
| Co                     | Output capacitance for Yx                                                                        | $V_{CC}$ = 3.3 V, $V_{O}$ = 0 V or $V_{CC}$                                                                                                                                    |                        | 3                         |                       | pF         |
| 6                      | Input capacitance at PRI_REF and SEC_REF                                                         | $V_{\rm I}=0~V~or~V_{\rm CC},~V_{\rm I}=0~V~or~V_{\rm CC}$                                                                                                                     |                        | 3.6                       |                       | ~ <b>F</b> |
| Cı                     | Input capacitance at CTRL_LE,<br>CTRL_CLOCK, CTRL_DATA                                           | $V_I = 0 V \text{ or } V_{CC}$                                                                                                                                                 |                        | 3                         |                       | pF         |
| LVCMOS                 |                                                                                                  |                                                                                                                                                                                |                        |                           |                       |            |
| $f_{\rm clk}$          | Output frequency (see <sup>(2)</sup> , <sup>(3)</sup> , Figure 7, and Figure 8)                  | Load = 5 pF to GND, 1 k $\Omega$ to V <sub>CC</sub> , 1 k $\Omega$ to GND                                                                                                      |                        | 240                       |                       | MHz        |
| V <sub>IK</sub>        | LVCMOS input clamp voltage                                                                       | $V_{CC} = 3 V, I_1 = -18 mA$                                                                                                                                                   |                        |                           | -1.2                  | V          |
| I <sub>I</sub>         | LVCMOS input current for CTRL_LE,<br>CTRL_CLK, CTRL_DATA                                         | $V_{\rm I}$ = 0 V or $V_{\rm CC},~V_{\rm CC}$ = 3.6 V                                                                                                                          |                        |                           | ±5                    | μA         |
| I <sub>IH</sub>        | LVCMOS input current for PD, RESET,<br>HOLD, REF_SEL, PRI_REF,<br>SEC_REF, (see <sup>(4)</sup> ) | $V_{I} = V_{CC}, V_{CC} = 3.6 V$                                                                                                                                               |                        |                           | 5                     | μΑ         |
| IIL                    | LVCMOS input current for PD, RESET,<br>HOLD, REF_SEL, PRI_REF,<br>SEC_REF (see <sup>(4)</sup> )  | V <sub>1</sub> = 0 V, V <sub>CC</sub> = 3.6 V                                                                                                                                  | –15                    |                           | -35                   | μΑ         |
|                        | High-level output voltage for LVCMOS                                                             | $V_{CC}$ = min to max,<br>$I_{OH}$ = -100 µA                                                                                                                                   | V <sub>CC</sub> -0.1   |                           |                       |            |
| V <sub>OH</sub>        | outputs                                                                                          | $V_{CC}$ = 3 V, $I_{OH}$ = -6 mA                                                                                                                                               | 2.4                    |                           |                       | V          |
|                        |                                                                                                  | $V_{CC} = 3 \text{ V}, \text{ I}_{OH} = -12 \text{ mA}$                                                                                                                        | 2                      |                           |                       |            |

(1) All typical values are at  $V_{CC}$  = 3.3 V, temperature = 25°C.

(2)

 $f_{clk}$  can be up to 400 MHz in the typical operating mode (25°C / 3.3-V V<sub>CC</sub>). Operating the LVCMOS or LVPECL output above the maximum frequency will not cause a malfunction to the device, but the output (3) signal swing may no longer meet the output specification.

These inputs have an internal 150-k $\Omega$  pullup resistor. (4)

Copyright © 2009–2015, Texas Instruments Incorporated

**ISTRUMENTS** 

ÈXAS

### **Electrical Characteristics (continued)**

### over recommended operating free-air temperature range (unless otherwise noted)

|                                           | PARAMETER                                                                       | TEST CONDITIONS                                                        | MIN                   | TYP <sup>(1)</sup>    | MAX                   | UNIT |
|-------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
|                                           | Low-level output voltage for LVCMOS                                             | $V_{CC}$ = min to max,<br>$I_{OL}$ = 100 µA                            |                       |                       | 0.1                   |      |
| V <sub>OL</sub>                           | outputs                                                                         | $V_{CC} = 3 \text{ V}, \text{ I}_{OL} = 6 \text{ mA}$                  |                       |                       | 0.5                   | V    |
|                                           |                                                                                 | V <sub>CC</sub> = 3 V, I <sub>OL</sub> = 12 mA                         |                       |                       | 0.8                   |      |
| I <sub>OH</sub>                           | High-level output current                                                       | V <sub>CC</sub> = 3.3 V, V <sub>O</sub> = 1.65 V                       | -50                   | -30                   | -20                   | mA   |
| I <sub>OL</sub>                           | Low-level output current                                                        | V <sub>CC</sub> = 3.3 V, V <sub>O</sub> = 1.65 V                       | 20                    | 30                    | 50                    | mA   |
| tpho                                      | Phase offset (REF_IN to Y output) $^{(5)}$                                      | VREF_IN = $V_{CC}/2$ , Y = $V_{CC}/2$ ,<br>see Figure 12, Load = 10 pF |                       | 2.7                   |                       | ns   |
| t <sub>sk(p)</sub>                        | LVCMOS pulse skew, see Figure 11                                                | Crosspoint to V <sub>CC</sub> /2 load, see Figure 13                   |                       | 160                   |                       | ps   |
| t <sub>pd(LH)</sub>                       | Propagation delay from VCXO_IN to<br>Yx, see Figure 11                          | Crosspoint to $V_{CC}/2$ ,<br>Load = 10 pF, see Figure 13 (PLL         |                       | 2.8                   |                       | ns   |
| t <sub>pd(HL)</sub>                       |                                                                                 | bypass mode)                                                           |                       |                       |                       |      |
| t <sub>sk(o)</sub>                        | LVCMOS single-ended output skew,                                                | All outputs have the same divider ratio                                |                       | 80                    |                       | ps   |
| -5k(U)                                    | see <sup>(6)</sup> and Figure 11                                                | Outputs have different divider ratios                                  |                       | 80                    |                       |      |
| Duty cycle                                | LVCMOS                                                                          | $V_{CC}/2$ to $V_{CC}/2$                                               | 49%                   |                       | 51%                   |      |
| t <sub>slew-rate</sub>                    | Output rise/fall slew rate                                                      | 20% to 80% of swing (load see Figure 13)                               |                       | 3.5                   |                       | V/ns |
| LVPECL                                    |                                                                                 |                                                                        |                       |                       |                       |      |
| $f_{clk}$                                 | Output frequency, see $^{(3)}$ and Figure 6                                     | Load, see Figure 14                                                    | 0                     | 2000                  |                       | MHz  |
| l <sub>l</sub>                            | LVPECL input current                                                            | $V_{I} = 0 V \text{ or } V_{CC}$                                       |                       |                       | ±20                   | μA   |
| V <sub>OH</sub>                           | LVPECL high-level output voltage                                                | Load, See Figure 14                                                    | V <sub>CC</sub> -1.18 |                       | V <sub>CC</sub> -0.81 | V    |
| V <sub>OL</sub>                           | LVPECL low-level output voltage                                                 | Load, See Figure 14                                                    | V <sub>CC</sub> -2    |                       | V <sub>CC</sub> -1.55 | V    |
| V <sub>OD</sub>                           | Differential output voltage                                                     | See Figure 10 and load, see Figure 14                                  | 500                   |                       |                       | mV   |
| t <sub>pho</sub>                          | Phase offset (REF_IN to Y output) <sup>(6)</sup>                                | VREF_IN = $V_{CC}/2$ to cross point of Y, see Figure 12                |                       | 250                   |                       | ps   |
| t <sub>pd(LH)</sub>                       | Propagation delay time, VCXO_IN to<br>Yx, see Figure 11                         | Cross point-to-cross point, load<br>see Figure 14                      |                       | 615                   |                       | ps   |
| t <sub>pd(HL)</sub><br>t <sub>sk(p)</sub> | LVPECL pulse skew, see Figure 11                                                | Cross point-to-cross point, load<br>see Figure 14                      |                       | 15                    |                       | ps   |
|                                           |                                                                                 | Load see Figure 14, all outputs have the same divider ratio            |                       | 20                    |                       |      |
| t <sub>sk(o)</sub>                        | LVPECL output skew <sup>(6)</sup>                                               | Load see Figure 14, outputs have different divider ratios              |                       | 50                    |                       | ps   |
| t <sub>r</sub> / t <sub>f</sub>           | Rise and fall time                                                              | 20% to 80% of V <sub>OUTPP</sub> , see Figure 10                       |                       | 170                   |                       | ps   |
| C <sub>I</sub>                            | Input capacitance at VCXO_IN,                                                   |                                                                        |                       | 2.5                   |                       | pF   |
| LVCMOS-TO-                                | LVPECL                                                                          | LL                                                                     |                       |                       |                       |      |
| t <sub>sk(P_C)</sub>                      | Output skew between LVCMOS and LVPECL outputs, see <sup>(7)</sup> and Figure 11 | Cross point to V <sub>CC</sub> /2; load, see Figure 13 and Figure 14   |                       | 2                     | 3.2                   | ns   |
| PLL ANALOG                                | LOCK                                                                            | · · · · · · · · · · · · · · · · · · ·                                  |                       |                       |                       |      |
| I <sub>OH</sub>                           | High-level output current                                                       | V <sub>CC</sub> = 3.6 V, V <sub>O</sub> = 1.8 V                        | -150                  | -110                  | -80                   | μA   |
| I <sub>OL</sub>                           | Low-level output current                                                        | V <sub>CC</sub> = 3.6 V, V <sub>O</sub> = 1.8 V                        | 80                    | 110                   | 150                   | μA   |
| OZH LOCK                                  | High-impedance state output current for PLL LOCK output <sup>(8)</sup>          | $V_0 = 3.6 \text{ V} (\overline{PD} \text{ is set low})$               |                       | 45                    | 65                    | μA   |
| I <sub>OZL LOCK</sub>                     | High-impedance state output current for PLL LOCK output <sup>(8)</sup>          | $V_0 = 0 V (\overline{PD} \text{ is set low})$                         |                       |                       | ±5                    | μA   |
| V <sub>IT+</sub>                          | Positive input threshold voltage                                                | V <sub>CC</sub> = min to max                                           |                       | V <sub>CC</sub> ×0.55 |                       | V    |
| V <sub>IT-</sub>                          | Negative input threshold voltage                                                | V <sub>CC</sub> = min to max                                           |                       | V <sub>CC</sub> ×0.35 |                       | V    |
| PHASE DETE                                | CTOR                                                                            | · · ·                                                                  |                       |                       |                       |      |
| f <sub>CPmax</sub>                        | Maximum charge pump frequency                                                   | Default PFD pulse width delay                                          |                       | 100                   |                       | MHz  |

(5) This is valid only for the same frequency of REF\_IN clock and Y output clock. It can be adjusted by the SPI controller (reference delay M and VCXO delay N).

(6) The  $t_{sk(o)}$  specification is only valid for equal loading of all outputs.

- (7) The phase of LVCMOS is lagging in reference to the phase of LVPECL.
- (8) Lock output has an 80-k $\Omega$  pulldown resistor.
- 10 Submit Documentation Feedback



### **Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                            | TEST CONDITIONS                                                                                        | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|--------------------|------|------|
| CHARGE P           | VMP                                                  |                                                                                                        |      |                    |      |      |
| I <sub>CP</sub>    | Charge pump sink/source current range <sup>(9)</sup> | $V_{CP} = 0.5 V_{CC_CP}$                                                                               | ±0.2 |                    | ±3.9 | mA   |
|                    | Charge pump 2 state surrent                          | Temperature = 25°C, 0.5 V < V <sub>CP</sub> < $V_{CC_{CP}} - 0.5$ V                                    | -10  |                    | 10   | ~^   |
| I <sub>CP3St</sub> | Charge pump 3-state current                          | Temperature = $-55^{\circ}$ C to 125°C, 0.5 V < V <sub>CP</sub> < V <sub>CC_CP</sub> - 0.5 V           | -50  |                    | 50   | nA   |
|                    |                                                      | $V_{CP} = 0.5 V_{CC\_CP}$ , internal reference resistor, SPI default settings                          | -20% | 10%                | 20%  |      |
| I <sub>CPA</sub>   | ICP absolute accuracy                                | $V_{CP}$ = 0.5 $V_{CC\_CP}$ , external reference resistor 12 kΩ (1%) at I_REF_CP, SPI default settings |      | 5%                 |      |      |
| I <sub>CPM</sub>   | Sink/source current matching                         | $0.5 \text{ V} < \text{V}_{CP} < \text{V}_{CC_CP} - 0.5 \text{ V}, \text{ SPI}$ default settings       | -7%  | 2.5%               | 7%   |      |
| I <sub>VCPM</sub>  | ICP vs VCP matching                                  | $0.5 \text{ V} < \text{V}_{\text{CP}} < \text{V}_{\text{CC}_{\text{CP}}} - 0.5 \text{ V}$              | -10% | 5%                 | 10%  |      |

(9) Defined by SPI settings.

### 7.6 Timing Requirements

over recommended ranges of supply voltage, load and operating free air temperature

|                                 |                                                                                       | MIN | TYP  | MAX | UNIT |
|---------------------------------|---------------------------------------------------------------------------------------|-----|------|-----|------|
| PRI_REF/SE                      | C_REF_IN REQUIREMENTS                                                                 |     |      |     |      |
| $f_{REF\_IN}$                   | LVCMOS primary or secondary reference clock frequency <sup>(1)</sup> <sup>(2)</sup>   | 0   |      | 200 | MHz  |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time of PRI_REF or SEC_REF signals from 20% to 80% of $V_{CC}$          |     |      | 4   | ns   |
| dutyREF                         | Duty cycle of PRI_REF or SEC_REF at V <sub>CC</sub> /2                                | 40% |      | 60% |      |
| VCXO_IN, $\overline{V}$         | CXO_IN REQUIREMENTS                                                                   |     |      |     |      |
| $f_{\rm VCXO_IN}$               | VCXO clock frequency <sup>(3)</sup>                                                   | 0   | 2000 |     | MHz  |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time 20% to 80% of VINPP at 80 MHz to 800 $\mathrm{MHz}^{(4)}$          |     |      | 3   | ns   |
| dutyVCXO                        | Duty cycle of VCXO clock                                                              | 40% |      | 60% |      |
| SPI/CONTR                       | OL REQUIREMENTS (see Figure 24)                                                       |     |      |     |      |
| $f_{CTRL}$                      | CTRL_CLK frequency                                                                    |     |      | 20  | MHz  |
| t <sub>su1</sub>                | CTRL_DATA to CTRL_CLK setup time                                                      | 10  |      |     | ns   |
| t <sub>h2</sub>                 | CTRL_DATA to CTRL_CLK hold time                                                       | 10  |      |     | ns   |
| t <sub>3</sub>                  | CTRL_CLK high duration                                                                | 25  |      |     | ns   |
| t <sub>4</sub>                  | CTRL_CLK low duration                                                                 | 25  |      |     | ns   |
| t <sub>su5</sub>                | CTRL_LE to CTRL_CLK setup time                                                        | 10  |      |     | ns   |
| t <sub>su6</sub>                | CTRL_CLK to CTRL_LE setup time                                                        | 10  |      |     | ns   |
| t <sub>7</sub>                  | CTRL_LE pulse width                                                                   | 20  |      |     | ns   |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time of CTRL_DATA CTRL_CLK, CTRL_LE from 20% to 80% of $V_{CC}$         |     |      | 4   | ns   |
| PD, RESET,                      | HOLD , REF_SEL REQUIREMENTS                                                           |     |      |     |      |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time of the PD, RESET, HOLD, REF_SEL signal from 20% to 80% of $V_{CC}$ |     |      | 4   | ns   |

(1) At Reference Clock less than 2 MHz, the device stays in normal operation mode but the frequency detection circuitry resets the STATUS\_REF signal to low. In this case, the status of the STATUS\_REF is no longer relevant.

(2)

 $f_{\text{REF_IN}}$  can be up to 250 MHz in typical operating mode (25°C / 3.3-V V<sub>CC</sub>). If the *Feedback Clock* (derives from VCXO input) is less than 2 MHz, the device stays in normal operation mode but the frequency (3) detection circuitry resets the STATUS\_VCXO signal and PLL\_LOCK signal to low. Both status signals are no longer relevant. This effects the HOLD-over function as well, as the PLL\_LOCK signal is no longer valid!

(4) Use a square wave for lower frequencies (<80 MHz).

STRUMENTS

EXAS





### 7.7 Typical Characteristics





### **Typical Characteristics (continued)**





### 8 Parameter Measurement Information



Figure 10. LVPECL Differential Output Voltage and Rise/Fall Time





Parameter Measurement Information (continued)

- A. Output skew,  $t_{sk(o)}$ , is calculated as the greater of: The difference between the fastest and the slowest  $t_{pd}(LH)n$  (n = 0...4) The difference between the fastest and the slowest  $t_{pd}(HL)n$  (n = 0...4)
- B. Pluse skew,  $t_{sk(p)}$ , is calculated as the magnitude of the absolute time difference between the high-to-low ( $t_{pd}(HL)$ ) and the low-to-high ( $t_{pd}(LH)$ ) propagation delays when a single switching input causes one or more outputs to switch,  $t_{sk(p)} = |t_{pd}(HL) t_{pd}(LH)|$ . Pulse skew is sometimes referred to as *pulse width distortion or duty cycle skew*.

### Figure 11. Output Skew

TEXAS INSTRUMENTS

www.ti.com



## Parameter Measurement Information (continued)





Figure 13. LVCMOS Output Loading During Device Test







Figure 14. LVPECL Output Loading During Device Test

TEXAS INSTRUMENTS

www.ti.com

### 9 Detailed Description

### 9.1 Overview

The CDCM7005-SP is a high-performance, low phase noise and low skew clock synchronizer that synchronizes a VCXO or VCO frequency to one of the two reference clocks.  $VC(X)O_IN$  clock operates up to 2.0 GHz. Through the selection of external VC(X)O and loop filter components, the PLL loop bandwidth and damping factor can be adjust to meet different system requirements.

The CDCM7005-SP can lock to one of two reference clock inputs (PRI\_REF and SEC\_REF), supports frequency hold-over mode and fast-frequency-locking for fail-safe and increased system redundancy. The outputs of the CDCM7005-SP are user definable and can be any combination of up to five LVPECL outputs or up to 10 LVCMOS outputs. The LVCMOS outputs are arranged in pairs (Y0A:Y0B, Y1A:Y1B, ...), so that each pair has the same frequency. But each output can be separately inverted and disabled. The built in synchronization latches ensure that all outputs are synchronized for low output skew.

CDCM7005-SP is programmable through SPI (3-wire serial peripheral interface). SPI allows individually control of the device settings.

The device operates in a 3.3-V environment and is characterized for operation from –55°C to 125°C (T<sub>case</sub>).



### 9.2 Functional Block Diagram



B0057-01



### 9.3 Feature Description

### 9.3.1 Automatic/Manual Reference Clock Switching

The CDCM7005-SP supports two reference clock inputs, the primary clock input, PRI\_REF, and the secondary clock input, SEC\_REF. The clocks can be selected manually or automatically. The respective mode is selected by the dedicated SPI register bit (Word 0, Bit 30).

In the manual mode, the external REF\_SEL signal selects one of the two input clocks:

REF\_SEL [1] -> primary clock is selected

REF\_SEL [0] -> secondary clock is selected

In the automatic mode, the primary clock is selected by default even if both clocks are available. In case the primary clock is not available or fails, then the input switches to the secondary clock as long until the primary clock is back. Figure 15 shows the automatic clock selection.



NOTE: PRI\_REF is the preferred clock input.



In the automatic mode, the frequencies of both clock signals have to be similar, but may differ by up to 20%. The phase of the clock signal can be any.

The clock input circuitry is design to suppress glitches during switching between the primary and secondary clock in the manual and automatic mode. This avoids an undefined switching of the following circuitries.

The phase of the output clock slowly follows the new input phase. There will be no phase jump at the output. How quick the phase adjustment is done depends on the selected loop parameter, i.e., at a loop bandwidth of <100 Hz; the phase adjustment can take several ms. There is no phase build-out function supported (like in SONET/SDH applications).



### **Feature Description (continued)**



Figure 16. Phase Approach of Output to New Reference Clock

### 9.3.2 PLL Lock for Analog and Digital Detect

The CDCM7005-SP supports two PLL lock indications: the digital lock signal or the analog lock signal. Both signals indicate logic high-level at PLL\_LOCK if the PLL locks according the selected lock condition.

### 9.3.2.1 PLL Lock/Out-of-Lock Definition

The PLL is locked (set high), if the rising edge of the Reference Clock (PRI\_REF or SEC\_REF clock) and Feedback Clock (VCXO\_IN clock) at the PFD (phase frequency detect) are inside a predefined lock detect window, or if no cycle-slip appears, for a pre-defined number of successive clock cycles.

The PLL is out-of-lock (set low), if the rising edge of the Reference Clock (PRI\_REF or SEC\_REF clock) and Feedback Clock (VCXO\_IN clock) at the PFD are outside the predefined lock detect window or if a cycle-slip appears.

Both, the lock detect window and the number of successive clock cycles are user definable (Word 3, Bit 2-6).



Figure 17. Lock Detect Window

The lock detect window describes the maximum allowed time difference for lock detect between the rising edge of PRI\_REF or SEC\_REF and VCXO\_IN. The time difference is detected at the phase frequency detector. The rising edge of PRI\_REF or SEC\_REF is taken as reference. The rising edge of VCXO\_IN is outside the lock detect window if there is a phase displacement of more than +0.5 x  $t_{(lockdetect)}$  or -0.5 x  $t_{(lockdetect)}$ .

Copyright © 2009–2015, Texas Instruments Incorporated

### Feature Description (continued)

### 9.3.2.2 Digital vs Analog Lock

Figure 18 and Figure 19 show the circuit for the digital and analog lock. The analog lock operates with an external load capacitor.

When selecting the digital PLL lock option, PLL\_LOCK will possibly jitter several times between lock and out of lock until a stable lock is detected. A single low-to-high step can be reached with a wide lock detect window and high number of successive clock cycles. PLL\_LOCK returns to out of lock if just one cycle is outside the lock detect window or a cycle slip occurs.



Figure 18. Digital Lock-Detect

When selecting the analog PLL Lock option, the high-pulses load the external capacitor via the internal 110- $\mu$ A current source until logic high-level is reached. Therefore, more time is needed to detect logic high level, but jittering of PLL\_LOCK will be suppressed in case of digital lock. The time PLL\_LOCK needs to return to out of lock depends on the level of V<sub>Out</sub>, when the current source starts to unload the external capacitor.







### Feature Description (continued)

### 9.3.3 Differential LVPECL Outputs and Single-Ended LVCMOS Outputs

The CDCM7005-SP supports up to  $5 \times LVPECL$  outputs or  $10 \times LVCMOS/LVTTL$  outputs or any combination of these. The single ended LVCMOS outputs are arranged in pairs which mean both outputs of a LVCMOS pair have the same frequency but can separately be disabled or inverted. The power up output arrangement is five LVPECL (default setting).

The LVPECL outputs are designed to terminate in to a 50- $\Omega$  load to V<sub>CC</sub> – 2 V. The LVCMOS outputs supports the standard LVCMOS load (see Figure 13). The LVPECL and LVCMOS outputs can be enabled (normal operation) or disabled (3-state).

In addition, the output phase can be shifted by 90 degrees when using the additional div-by-4 or div-by-8 mode of the P16-Div (see Figure 20). In the default mode (after power up), the div-by-16 mode of the P16-Div is active. To change it to a 90 degree phase shift, bit 30 or bit 31 of word 1 has to be programmed accordingly. The P 16-Div has to be selected via the dedicated YxMUX to obtain the 90 degree phase shift. The outputs are switched in pairs. When selecting the 90 degree phase shift mode, the div-by-16 functions will no longer be available. The 90 degree phase shifted signal is lagging to the non-shifted signal.



Figure 20. 90 Degree Phase Shift Option of P-Divider

Figure 21 shows the LVCMOS and LVPECL output signal when 90 degree phase shift is on.

CDCM7005-SP

SGLS390G - JULY 2009-REVISED NOVEMBER 2015



### Feature Description (continued)



Figure 21. Output Switching Diagram

In addition, the LVCMOS supports disabled-to-low and 180° output phase shift for each output individually. When selecting the 180° phase shift together with the 90° phase shift, the respective outputs has a total phase shift of 270° (see Table 1).

|       |               | •                |                      |
|-------|---------------|------------------|----------------------|
| PHASE | P-DIVIDER     | 180° PHASE-SHIFT | P16-Div - FUNCTION   |
| 0°    | Any P-Divider | No               | div-by-16            |
| 90°   | 90° P16-Div   |                  | div-by-4 or div-by-8 |
| 180°  | Any P-Divider | Yes              | div-by-16            |
| 270°  | P16-Div       | Yes              | div-by-4 or div-by-8 |

### **Table 1. LVCMOS Phase Shift Options**

If the P16-Div is selected by the FB\_MUX and div-by-4 or div-by-8 is active, the 90° phase shifted clock will be synchronized to PRI\_REF or SEC\_REF. This means all outputs Yxx, which are switched to div-by-4 or div-by-8, are in phase to PRI\_REF or SEC\_REF. All other outputs are 90° phase shifted with leading phase.

### 9.3.4 Frequency Hold-Over Mode

The HOLD function is a useful feature which helps the designer to improve the system reliability. The HOLD function holds the output frequency in case the input reference clock fails or becomes disrupted. During HOLD, the charge pump switches off (3-state) freezing the last valid output frequency. The hold function will release after a valid reference clock comes back. For proper HOLD function, the analog PLL lock detect mode has to be active.

The following register settings are involved with the HOLD function:

- Lock Detect Window (Word 3, Bit 2, 3, 6): Defines the window in ns inside the lock is valid. The size is 3.5 ns, 8.5 ns, 18.5 ns, or a certain frequency offset. Lock sets if reference clock and the feedback clock are inside this predefined lock-detect window for a pre-selected number of successive cycles or if no frequency offset appears.
- *Out-of-Lock:* Defines the out-of-lock condition: If the reference clock and the feedback clock at the PFD are outside the predefined Lock Detect Window or if a certain frequency offset occurs.
- Cycle-Slip (Word 3, Bit 6): A Frequency offset occurs if a certain frequency offset between reference frequency and feedback frequency (VCXO) at PFD input is detected. The minimum detectable frequency offset depends on the device setting and can be calculated:



 $f_{offsetPDF} = f_{PFD} - 1/(1/f_{PFD} + PWD)$ 

where

- $f_{offsetPFD}$  = detectable frequency offset at PFD between the reference frequency ( $f_{REF}$ ) and feedback frequency ( $f_{FB}$ )
- f<sub>PFD</sub> = frequency at phase-frequency detection circuitry
- PWD = PFD Pulse Width Delay

(1)

- Number of Clock Cycles (Word 3, Bit 4, 5): Defines the number of successive PFD cycles which have to occur inside the lock window to set Lock detect. This applies not for out-of-lock condition.
- Hold-Function (Word 3, Bit 9): Selects HOLD function (see more details below).
- *Hold-Trigger (Word 3, Bit 11)*: Defines whether the HOLD function is always activated (Bit 11 = [1]) or whether it is dependent on the state of the analog PLL lock detect output (Bit 11 = [0]). In the latter case, HOLD is activated, if lock is set (high) and de-activated if Lock is reset (low).
- Analog PLL Lock Detect (Word 1, Bit 29): Analog lock output charges or discharges an external capacitor with every valid lock cycle. The time constant for Lock detect can be set by the value of the capacitor.

The CDCM7005 supports two types of HOLD functions, one external controllable HOLD mode and one internal mode, HOLD.

With the *external* HOLD function the charge pump can directly be switched into 3-state (pin H8 [BGA] or pin 14 [QFN] can be programmed for HOLD [Word 2, Bit 29]). This function is also available via SPI register (Word 2, Bit 31).

If logic low is applied to the  $\overline{\text{HOLD}}$  pin, the charge pump will be switched to 3-state. After the  $\overline{\text{HOLD}}$  pin is released, the charge pump is switched back in to normal operation with the next valid reference clock cycle at PRI\_REF or SEC\_REF and the next valid feedback clock cycle at the PFD. During HOLD, the P divider and all outputs Yx are at normal operation.

HOLD-Over-Function: The PLL has to be in lock to start the HOLD function. It switches the charge pump in to 3-State when an out-of-lock event occurs. It leaves the 3-state charge pump state when the reference clock is back. Then it starts a locking sequence of 64 cycles before it goes back to the beginning of the HOLD-over loop. The dedicated looking sequence and a digital phase alignment enable a fast lock.

### CDCM7005-SP

SGLS390G – JULY 2009 – REVISED NOVEMBER 2015



www.ti.com



Figure 22. Frequency HOLD-Over Function

### 9.3.5 Charge Pump Preset to VCC\_CP / 2

The preset charge pump to VCC\_CP/2 is a useful feature to quickly set the center frequency of the VC(X)O after powerup or reset. The adequate control voltage for the VC(X)O will be provided to the charge-pump output by an internal voltage divider of 1 k $\Omega$ /1 k $\Omega$  to VCC\_CP and GND (VCC\_CP/2).

This feature helps to get the initial frequency accuracy, i.e. required at common public radio interface (CPRI) or open base station architecture initiative (OBSAI).

The preset charge pump to VCC\_CP/2 can be set and reset by SPI register (word 2, bit 3). This feature must be disabled for PLL locking.



### 9.3.6 Charge Pump Current Direction

The direction of the charge pump (CP) current pulse can be changed by the SPI register (word 2, bit 2). It determines in which direction the CP current regulates (reference clock leads to feedback clock). Most applications use the positive CP output current (power-up condition) because of the use of a passive loop filter. The negative CP current is useful when using an active loop filter concept with inverting operational amplifier. Figure 23 shows the internal PFD signal and the corresponding CP current.



E. The purpose of the PFD pluse width delay is to improve spurious suppression.

### Figure 23. Charge Pump Current Direction (VCXO and VCO Support)

### 9.4 Device Functional Modes

Device starts up in normal operational mode and might enter RESET or power-down modes by external signal or by writing to internal SPI registers.

CDCM7005-SP enters the power-down mode if PD signal is activated (LOW) or by writing to the corresponding bit in the configuration registers R02[28]. this power-down mode resets M- and N-Divider, tri-states charge pump, STATUS\_REF, or PRI\_SEC\_CLK pin, STATUS\_VCXO or I\_REF\_CP pin, PLL\_LOCK pin, VBB pin and all Yx outputs. This mode resets all the SPI registers to the default value. In this mode maximum current consumption is 300  $\mu$ A.

CDCM7005-SP enters the RESET mode when RESET pin is activated (LOW), given that this pin is configured as RESET by R02[29], or by writing to the corresponding bit R02[30]. In case of RESET, the charge pump (CP) is switched to 3-state and all counters (N, M, P) are reset to zero (the initial divider settings are maintained in SPI registers). The LVPECL outputs are static low and high respectively and the LVCMOS outputs are all low or high if inverted. Note that RESET is not edge triggered and should have a pulse duration of at least 5 ns.

Copyright © 2009–2015, Texas Instruments Incorporated

CDCM7005-SP SGLS390G – JULY 2009–REVISED NOVEMBER 2015



www.ti.com

### 9.5 Programming

### 9.5.1 SPI Control Interface

The serial interface of the CDCM7005-SP is a simple SPI-compatible interface for writing to the registers of the device and consists of three control lines: CTRL\_CLK, CTRL\_DATA, and CTRL\_LE. There are four 32 bit wide registers, which can be addressed by the two LSBs of a transferred word (bit 0 and bit 1). Every transmitted word must have 32 bits, starting with MSB first. Each word can be written separately. Bit 7, 8, 10, and Bit 12 to 31 of Word 3 are reserved for factory test purposes and must be filled with zeros. The transfer is initiated with the falling edge of CTRL\_LE; as long as CTRL\_LE is high, no data can be transferred. During CTRL\_LE, low data can be written. The data has to be applied at CTRL\_DATA and has to be stable before the rising edge of CTRL\_CLK. The transmission is finished by a rising edge of CTRL\_LE. With the rising edge of CTRL\_LE, the new word is asynchronously transferred to the internal register (for example, N, M, P, ...). Each word has to be separately transmitted by this procedure. Unused or floating inputs must be tied to proper logic level. It is recommended to use a 20-k $\Omega$  or larger pullup resistor to VCC.



Figure 24. Timing Diagram SPI Control Interface

The SPI serial protocol accepts word Write operation only. There is neither a read, acknowledge, nor a handshake operation.

The following four words include the register settings of the programmable functions of the CDCM7005-SP. It can be modified to the customer application by changing one or more bits. It comes up with a default register setting after power up or if the power down (PD) control signal is applied. The default setting is shown in column five of the following words.

It is recommended to program Word 0, Word 1, Word 2 and Word 3 right after power up and PD becomes HIGH.

A low active function is shown as [0] and a high active function is shown as [1].



### **Programming (continued)**

### Table 2. Word 0

| BIT | BIT NAME |                                 | DESCRIPTION/FUNCTION                                                            | POWER UP<br>CONDITION | PINS AFFECTED |
|-----|----------|---------------------------------|---------------------------------------------------------------------------------|-----------------------|---------------|
| 0   | C0       |                                 | Register Selection                                                              | 0                     |               |
| 1   | C1       |                                 | Register Selection                                                              | 0                     |               |
| 2   | MO       | Reference Divider M             | Reference Divider M Bit 0                                                       | 1                     |               |
| 3   | M1       |                                 | Reference Divider M Bit 1                                                       | 1                     |               |
| 4   | M2       |                                 | Reference Divider M Bit 2                                                       | 1                     |               |
| 5   | M3       |                                 | Reference Divider M Bit 3                                                       | 1                     |               |
| 6   | M4       |                                 | Reference Divider M Bit 4                                                       | 1                     |               |
| 7   | M5       |                                 | Reference Divider M Bit 5                                                       | 1                     |               |
| 8   | M6       |                                 | Reference Divider M Bit 6                                                       | 1                     |               |
| 9   | M7       |                                 | Reference Divider M Bit 7                                                       | 0                     |               |
| 10  | M8       |                                 | Reference Divider M Bit 8                                                       | 0                     |               |
| 11  | M9       |                                 | Reference Divider M Bit 9                                                       | 0                     |               |
| 12  | NO       | VC(X)O Divider N <sup>(1)</sup> | VCXO Divider N Bit 0                                                            | 1                     |               |
| 13  | N1       |                                 | VCXO Divider N Bit 1                                                            | 1                     |               |
| 14  | N2       |                                 | VCXO Divider N Bit 2                                                            | 1                     |               |
| 15  | N3       |                                 | VCXO Divider N Bit 3                                                            | 1                     |               |
| 16  | N4       |                                 | VCXO Divider N Bit 4                                                            | 1                     |               |
| 17  | N5       |                                 | VCXO Divider N Bit 5                                                            | 1                     |               |
| 18  | N6       |                                 | VCXO Divider N Bit 6                                                            | 1                     |               |
| 19  | N7       |                                 | VCXO Divider N Bit 7                                                            | 0                     |               |
| 20  | N8       |                                 | VCXO Divider N Bit 8                                                            | 0                     |               |
| 21  | N9       |                                 | VCXO Divider N Bit 9                                                            | 0                     |               |
| 22  | N10      |                                 | VCXO Divider N Bit 10                                                           | 0                     |               |
| 23  | N11      |                                 | VCXO Divider N Bit 11                                                           | 0                     |               |
| 24  | DLYM0    | Progr. Delay M                  | Reference Phase Delay M Bit 0                                                   | 0                     |               |
| 25  | DLYM1    |                                 | Reference Phase Delay M Bit 1                                                   | 0                     |               |
| 26  | DLYM2    |                                 | Reference Phase Delay M Bit 2                                                   | 0                     |               |
| 27  | DLYN0    | Progr. Delay N                  | Feedback Phase Delay N Bit 0                                                    | 0                     |               |
| 28  | DLYN1    | 1                               | Feedback Phase Delay N Bit 1                                                    | 0                     |               |
| 29  | DLYN2    | 1                               | Feedback Phase Delay N Bit 2                                                    | 0                     |               |
| 30  | MANAUT   | Manual or Auto Ref.             | Manual Reference Clock Selection [0]<br>Automatic Reference Clock Selection [1] | 0                     | 14, 15        |
| 31  | REFDEC   | Freq. Detect                    | Reference Frequency Detection on [0], off [1] <sup>(2)</sup>                    | 0                     | 50            |

(1) The frequency applied to the Divider N must be smaller than 250 MHz. A sufficient P Divider must be selected with the FB\_MUX to maintain this criteria.

(2) If set to low, STATUS\_REF will be in normal operation. If set to high, STATUS\_REF will be high, even if no valid clock is detected (<2 MHz). This is useful for reference inputs frequencies less than 2 MHz where the frequency detection circuitry normally resets the STATUS\_REF signal to low.</li>

**NSTRUMENTS** 

ÈXAS

### Table 3. Word 1

| BIT | BIT NAME |                                 | DESCRIPTION/FUNCTION                                                                                                                           | POWER UP<br>CONDITION | PINS AFFECTED |
|-----|----------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|
| 0   | C0       |                                 | Register Selection                                                                                                                             | 1                     |               |
| 1   | C1       |                                 | Register Selection                                                                                                                             | 0                     |               |
| 2   | OUTSEL0  | Output (Yx) Signaling Selection | For Output Y0A, Y0B:<br>LVPECL = enabled [1]; LVCMOS = enabled [0];                                                                            | 1                     | 24, 25        |
| 3   | OUTSEL1  |                                 | For Outputs Y1A, Y1B:<br>LVPECL = enabled [1]; LVCMOS = enabled [0];                                                                           | 1                     | 29, 30        |
| 4   | OUTSEL2  |                                 | For Outputs Y2A, Y2B:<br>LVPECL = enabled [1]; LVCMOS = enabled [0];                                                                           | 1                     | 33, 34        |
| 5   | OUTSEL3  |                                 | For Outputs Y3A, Y3B:<br>LVPECL = enabled [1]; LVCMOS = enabled [0];                                                                           | 1                     | 37, 38        |
| 6   | OUTSEL4  |                                 | For Outputs Y4A, Y4B:<br>LVPECL = enabled [1]; LVCMOS = enabled [0];                                                                           | 1                     | 42, 43        |
| 7   | OUT0A0   | Output Y0 Mode                  | Output Y0A Mode Bit 0                                                                                                                          | 0                     | 24            |
| 8   | OUT0A1   |                                 | Output Y0A Mode Bit 1                                                                                                                          | 0                     | 24            |
| 9   | OUT0B0   |                                 | Output Y0B Mode Bit 0                                                                                                                          | 0                     | 25            |
| 10  | OUT0B1   |                                 | Output Y0B Mode Bit 1                                                                                                                          | 0                     | 25            |
| 11  | OUT1A0   | Output Y1 Mode                  | Output Y1A Mode Bit 0                                                                                                                          | 0                     | 29            |
| 12  | OUT1A1   |                                 | Output Y1A Mode Bit 1                                                                                                                          | 0                     | 29            |
| 13  | OUT1B0   |                                 | Output Y1B Mode Bit 0                                                                                                                          | 0                     | 30            |
| 14  | OUT1B1   |                                 | Output Y1B Mode Bit 1                                                                                                                          | 0                     | 30            |
| 15  | OUT2A0   | Output Y2 Mode                  | Output Y2A Mode Bit 0                                                                                                                          | 0                     | 33            |
| 16  | OUT2A1   |                                 | Output Y2A Mode Bit 1                                                                                                                          | 0                     | 33            |
| 17  | OUT2B0   |                                 | Output Y2B Mode Bit 0                                                                                                                          | 0                     | 34            |
| 18  | OUT2B1   |                                 | Output Y2B Mode Bit 1                                                                                                                          | 0                     | 34            |
| 19  | OUT3A0   | Output Y3 Mode                  | Output Y3A Mode Bit 0                                                                                                                          | 0                     | 37            |
| 20  | OUT3A1   |                                 | Output Y3A Mode Bit 1                                                                                                                          | 0                     | 37            |
| 21  | OUT3B0   |                                 | Output Y3B Mode Bit 0                                                                                                                          | 0                     | 38            |
| 22  | OUT3B1   |                                 | Output Y3B Mode Bit 1                                                                                                                          | 0                     | 38            |
| 23  | OUT4A0   | Output Y4 Mode                  | Output Y4A Mode Bit 0                                                                                                                          | 0                     | 42            |
| 24  | OUT4A1   |                                 | Output Y4A Mode Bit 1                                                                                                                          | 0                     | 42            |
| 25  | OUT4B0   |                                 | Output Y4B Mode Bit 0                                                                                                                          | 0                     | 43            |
| 26  | OUT4B1   |                                 | Output Y4B Mode Bit 1                                                                                                                          | 0                     | 43            |
| 27  | SREF     | Status Ref.                     | Displays the status of the reference clock at the STATUS_REF output [0]                                                                        | 0                     | 50            |
|     |          |                                 | Displays the selected clock (high for PRI_REF<br>and low for SEC_REF clock) at the<br>STATUS_REF<br>output [1]                                 |                       |               |
| 28  | SXOIREF  | Status VCXO or                  | Selects STATUS_VCXO [0]                                                                                                                        | 0                     | 49, 52        |
|     |          | I_REF_CP                        | Selects I_REF_CP [1] which enable external<br>reference resistor used for charge pump<br>current and analog PLL lock detect output<br>current. |                       |               |
| 29  | ADLOCK   | Analog or Digital Lock          | Selects Digital PLL_LOCK [0]<br>Selects Analog PLL_LOCK [1]                                                                                    | 0                     | 52            |
| 30  | 90DIV4   | 90 degree shift div-4           | 90 degree output phase shift in div-4 mode on [1]; off [0] <sup>(1)</sup>                                                                      | 0                     | Yx            |
| 31  | 90DIV8   | 90 degree shift div-8           | 90 degree output phase shift in div-8 mode on [1]; off [0] <sup>(1)</sup>                                                                      | 0                     | Yx            |

(1) The P 16-Div has to be selected to obtain the 90 degree phase shift. If bit 30 or bit 31 is set, the Div-by-16 mode is no longer available. The outputs are switched in pairs. Only one bit can be set at a time. If both bits set to [1] at the same time, no 90 degree phase shift mode is selected (equal to off-mode setting).



### CDCM7005-SP SGLS390G – JULY 2009 – REVISED NOVEMBER 2015

### Table 4. Word 2

| BIT | BIT<br>NAME |              | DESCRIPTION/FUNCTION                                                                                         | POWER UP<br>CONDITION | PINS<br>AFFECTED |
|-----|-------------|--------------|--------------------------------------------------------------------------------------------------------------|-----------------------|------------------|
| 0   | C0          |              | Register Selection                                                                                           | 0                     |                  |
| 1   | C1          |              | Register Selection                                                                                           | 1                     |                  |
| 2   | CP_DIR      | CP Direction | Determines in which direction CP current regulates (Reference Clock leads to Feedback Clock – see Figure 23) | 0                     | 8                |
|     |             |              | <ul><li>positive CP output current [0];</li><li>negative CP output current [1];</li></ul>                    |                       |                  |
| 3   | PRECP       |              | Preset charge pump output voltage to VCC_CP/2, on [1], off [0]                                               | 0                     | 8                |
| 4   | CP0         | CP Current   | CP Current Setting Bit 0                                                                                     | 0                     | 8                |
| 5   | CP1         |              | CP Current Setting Bit 1                                                                                     | 1                     | 8                |
| 6   | CP2         |              | CP Current Setting Bit 2                                                                                     | 0                     | 8                |
| 7   | CP3         |              | CP Current Setting Bit 3                                                                                     | 1                     | 8                |
| 8   | PFD0        | PFD Pulse    | PFD Pulse Width PFD Bit 0                                                                                    | 0                     | 8                |
| 9   | PFD1        | Width        | PFD Pulse Width PFD Bit 1                                                                                    | 0                     | 8                |
| 10  | FBMUX0      | FB_MUX       | Feedback MUX Select Bit 0                                                                                    | 1                     |                  |
| 11  | FBMUX1      |              | Feedback MUX Select Bit 1                                                                                    | 0                     |                  |
| 12  | FBMUX2      |              | Feedback MUX Select Bit 2                                                                                    | 1                     |                  |
| 13  | Y0MUX0      | Y0_MUX       | Output Y0x Select Bit 0                                                                                      | 1                     | 24, 25           |
| 14  | Y0MUX1      |              | Output Y0x Select Bit 1                                                                                      | 0                     | 24, 25           |
| 15  | Y0MUX2      |              | Output Y0x Select Bit 2                                                                                      | 1                     | 24, 25           |
| 16  | Y1MUX0      | Y1_MUX       | Output Y1x Select Bit 0                                                                                      | 1                     | 29, 30           |
| 17  | Y1MUX1      |              | Output Y1x Select Bit 1                                                                                      | 0                     | 29,30            |
| 18  | Y1MUX2      |              | Output Y1x Select Bit 2                                                                                      | 1                     | 29,20            |
| 19  | Y2MUX0      | Y2_MUX       | Output Y2x Select Bit 0                                                                                      | 1                     | 33, 34           |
| 20  | Y2MUX1      |              | Output Y2x Select Bit 1                                                                                      | 0                     | 33, 34           |
| 21  | Y2MUX2      |              | Output Y2x Select Bit 2                                                                                      | 1                     | 33, 34           |
| 22  | Y3MUX0      | Y3_MUX       | Output Y3x Select Bit 0                                                                                      | 1                     | 37, 38           |
| 23  | Y3MUX1      |              | Output Y3x Select Bit 1                                                                                      | 0                     | 37, 38           |
| 24  | Y3MUX2      |              | Output Y3x Select Bit 2                                                                                      | 1                     | 37, 38           |
| 25  | Y4MUX0      | Y4_MUX       | Output Y4x Select Bit 0                                                                                      | 1                     | 42, 43           |
| 26  | Y4MUX1      |              | Output Y4x Select Bit 1                                                                                      | 0                     | 42, 43           |
| 27  | Y4MUX2      |              | Output Y4x Select Bit 2                                                                                      | 1                     | 42, 43           |
| 28  | PD          |              | Power Down mode on [0], off [1]                                                                              | 1                     | Yx               |
| 29  | RESHOL      |              | RESET or HOLD Pin definition: RESET [0] or HOLD [1]                                                          | 0                     | 40               |
| 30  | RESET       |              | Resets all dividers [0] - (equal to RESET pin function)                                                      | 1                     |                  |
| 31  | HOLD        |              | 3-state charge pump [0] - (equal to HOLD pin function)                                                       | 1                     | 8                |

**ISTRUMENTS** 

EXAS

| BIT | BIT<br>NAME |                           | DESCRIPTION/FUNCTION                                                                                                                                                                                                                     | POWER UP<br>CONDITION | PINS<br>AFFECTED |
|-----|-------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------|
| 0   |             |                           | Register selection                                                                                                                                                                                                                       | 1                     |                  |
| 1   |             |                           | Register selection                                                                                                                                                                                                                       | 1                     |                  |
| 2   | LOCKW 0     | Lock Window               | Lock-detect window Bit 0                                                                                                                                                                                                                 | 1                     | 52               |
| 3   | LOCKW 1     |                           | Lock-detect window Bit 1                                                                                                                                                                                                                 | 0                     | 52               |
| 4   | LOCKC0      | Lock Cycles               | Number of coherent lock events Bit 0                                                                                                                                                                                                     | 0                     | 52               |
| 5   | LOCKC1      |                           | Number of coherent lock events Bit 1                                                                                                                                                                                                     | 1                     | 52               |
| 6   | FOFF        | Frequency Offset          | Frequency offset mode only for out-of-lock detection on [1] or off [0] <sup>(1)</sup>                                                                                                                                                    | 0                     | 52               |
| 7   | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 8   | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 9   | HOLDF       | HOLD Function             | Enables the frequency hold-over function on [1], off [0]                                                                                                                                                                                 | 0                     |                  |
| 10  |             |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 11  | HOLDTR      | HOLD Trigger<br>Condition | HOLD function always activated [1]; <sup>(2)</sup><br>Triggered by analog PLL lock detect outputs [0] (if<br>analog PLL Lock signal is set then HOLD is activated; if<br>analog PLL lock signal is reset then HOLD is de-<br>activated). | 0                     |                  |
| 12  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 13  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 14  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 15  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 16  | GTME        |                           | General Test Mode Enable. Test Mode is only enabled if this bit is set to 1.                                                                                                                                                             | 0                     |                  |
| 17  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 18  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 19  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 20  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 21  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 22  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 23  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 24  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 25  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 26  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 27  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 28  | PFDFC       |                           | PFD Frequency Control. Data provided to the PFD are feed through to the corresponding STATUS pins. <sup>(3)</sup>                                                                                                                        | 0                     | 49               |
| 29  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 30  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |
| 31  | RES         |                           | RESERVED                                                                                                                                                                                                                                 | 0                     | RES              |

If Frequency offset mode only for out-of-lock detection is on, the selected lock detect window is valid for lock detect. Independent from this, out of lock is valid if a frequency offset is detected.
 HOLD function always activated is recommended for test purposes only.
 The maximum frequency for the STATUS\_VCXO pin is 100 MHz.



### CDCM7005-SP SGLS390G - JULY 2009 - REVISED NOVEMBER 2015

#### www.ti.com

### 9.5.2 Functional Description of the Logic

| M9 | M8 | M7 | M6 | M5 | M4 | M3 | M2 | M1 | MO | Div by | Default |
|----|----|----|----|----|----|----|----|----|----|--------|---------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1      |         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 2      |         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 3      |         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 4      |         |
|    |    |    |    |    | •  |    |    |    |    |        |         |
| 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 128    | Yes     |
|    |    |    |    |    | •  |    |    |    |    |        |         |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1022   |         |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1023   |         |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1024   |         |

## Table 6. Reference Divider M (Word 0)<sup>(1)</sup>

(1) If the divider value is Q, then the code will be the binary value of (Q-1).

### Table 7. VC(X)O Feedback Divider N (Word 0)<sup>(1) (2)</sup>

| N11 | N10 | N0 | N8 | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 | Div by | Default |
|-----|-----|----|----|----|----|----|----|----|----|----|----|--------|---------|
| 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1      |         |
| 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 2      |         |
| 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 3      |         |
| 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 4      |         |
|     |     |    |    |    |    | •  |    |    |    |    |    |        |         |
|     |     |    |    |    |    | •  |    |    |    |    |    |        |         |
| 0   | 0   | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 128    | Yes     |
|     |     |    |    |    |    | •  |    |    |    |    |    |        |         |
|     |     |    |    |    |    | •  |    |    |    |    |    |        |         |
| 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 4094   |         |
| 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 4095   |         |
| 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 4096   |         |

(1)

If the divider value is Q, then the code will be the binary value of (Q–1). The frequency applied to the Divider N must be smaller than 250 MHz. A sufficient P Divider must be selected with the FB\_MUX to (2) maintain this criteria.

### Table 8. Output Mode Selection for LVCMOS and LVPECL Outputs: Y0A, Y0B, Y1A ... Y4B (Word 1)<sup>(1)</sup>

|        | OUTSELx | OUTxB1 | OUTxB0 | LVCMOS<br>[YxB] | OUTxA1 | OUTxA0 | LVCMOS<br>[YxA] | DEFAULT |
|--------|---------|--------|--------|-----------------|--------|--------|-----------------|---------|
| LVCMOS | 0       | 0      | 0      | Active          | 0      | 0      | Active          |         |
|        | 0       | 0      | 1      | 3-state         | 0      | 1      | 3-state         |         |
|        | 0       | 1      | 0      | Inverting       | 1      | 0      | Inverting       |         |
|        | 0       | 1      | 1      | Low             | 1      | 1      | Low             |         |
|        | OUTSELx | OUTxB1 | OUTxB0 |                 | OUTxA1 | OUTxA0 | LVCMOS<br>[YxA] | DEFAULT |
| LVPECL | 1       | х      | х      |                 | x      | 0      | Active          | Yx      |
|        | 1       | x      | x      |                 | x      | 1      | 3-state         |         |

(1) If the differential LVPECL output for example, Y0A:Y0B is selected (bit 2 of word 1), then only bit 7 of word 1 defines the output mode for Y0A:Y0B. The settings of bit 8, bit 9, and bit 10 of word 1 are therefore not relevant to the Y0A:Y0B. This applies for the other LVPECL outputs as well.

# Table 9. Reference Delay M (PRI\_REF or SEC\_REF) and Feedback Delay N (VCXO) Phase Adjustment (Word 0)<sup>(1)</sup>

| DLYM2 / DLYN2 | DLYM1 / DLYN1 | DLYM0 / DLYN0 | PHASE OFFSET | DEFAULT |
|---------------|---------------|---------------|--------------|---------|
| 0             | 0             | 0             | 0 ps         | Yes     |
| 0             | 0             | 1             | ±160 ps      |         |
| 0             | 1             | 0             | ±320 ps      |         |
| 0             | 1             | 1             | ±480 ps      |         |
| 1             | 0             | 0             | ±830 ps      |         |
| 1             | 0             | 1             | ±1130 ps     |         |
| 1             | 1             | 0             | ±1450 ps     |         |
| 1             | 1             | 1             | ±1750 ps     |         |

(1) If Progr. Delay M is set, all Yx outputs are lagging to the reference clock according to the value set. If Progr. If Delay N is set; all Yx outputs are leading to the reference clock according to the value set. Above are typical values at V<sub>CC</sub> = 3.3 V, Temp = 25°C, PECL-output relate to Div4 mode.

### Table 10. PFD Pulse Width Delay (Word 2)

| PFD1 <sup>(1)</sup> | PFD0 <sup>(1)</sup> | PFD PULSE WIDTH <sup>(1)</sup> <sup>(2)</sup> | DEFAULT <sup>(1)</sup> |
|---------------------|---------------------|-----------------------------------------------|------------------------|
| 0                   | 0                   | 1.5 ns                                        | Yes                    |
| 0                   | 1                   | 3 ns                                          |                        |
| 1                   | 0                   | 4.5 ns                                        |                        |
| 1                   | 1                   | 6 ns                                          |                        |

(1) The PFD pulse width delay gets around the dead zone of the PFD transfer function and reduces phase noise and reference spurs.

(2) Typical values at V =  $3.3 V_{CC}$ , Temp =  $25^{\circ}C$ .

| Table 11 | . Lock-Detect | Window | (Word 3) |
|----------|---------------|--------|----------|
|----------|---------------|--------|----------|

| LOCKW1 | LOCKW0 | PHASE-OFFSET AT PFD INPUT <sup>(1)</sup> | DEFAULT |
|--------|--------|------------------------------------------|---------|
| 0      | 0      | 3.5 ns                                   |         |
| 0      | 1      | 8.5 ns                                   | Yes     |
| 1      | 0      | 18.5 ns                                  |         |
| 1      | 1      | Frequency offset <sup>(2)</sup>          |         |

(1) Typical Values at  $V_{CC} = 3.3$  V, Temp = 25°C.

(2) The PLL is out-of-lock (PLL\_LOCK set low) if a certain frequency offset between reference frequency and feedback frequency (VCXO) at PFD input is detected. The minimum detectable frequency offset depends on the device setting and can be calculated:
 (a) forfeetPDE = fpen - 1/(1/fpen + PWD)

(a)  $f_{offsetPDF} = f_{PFD} - 1/(1/f_{PFD} + PWD)$ (b)  $f_{offsetPFD} =$  detectable frequency offset at PFD between the reference frequency ( $f_{REF}$ ) and feedback frequency ( $f_{FB}$ )

(c)  $f_{PFD}$  = frequency at phase-frequency detection circuitry

(d) PWD = PFD Pulse Width Delay



### Table 12. Number of Successive Lock Events Inside the Lock Detect Window (Word 3)

| LOCKC1 <sup>(1)</sup> | LOCKC0 <sup>(1)</sup> | NO. OF SUCCESSIVE LOCK EVENTS <sup>(1)</sup> | DEFAULT <sup>(1)</sup> |
|-----------------------|-----------------------|----------------------------------------------|------------------------|
| 0                     | 0                     | 1                                            |                        |
| 0                     | 1                     | 16                                           |                        |
| 1                     | 0                     | 64                                           | Yes                    |
| 1                     | 1                     | 256                                          |                        |

(1) This does not apply to Out-of-Lock condition.

### Table 13. Charge Pump Current (Word 2)

| CP3 | CP2 | CP1 | CP0 | TYPICAL CHARGE PUMP CURRENT | DEFAULT |
|-----|-----|-----|-----|-----------------------------|---------|
| 0   | 0   | 0   | 0   | 0 µA (3-state)              |         |
| 0   | 0   | 0   | 1   | 200 µA                      |         |
| 0   | 0   | 1   | 0   | 400 µA                      |         |
| 0   | 0   | 1   | 1   | 600 µA                      |         |
| 0   | 1   | 0   | 0   | 800 μΑ                      |         |
| 0   | 1   | 0   | 1   | 1 mA                        |         |
| 0   | 1   | 1   | 0   | 1.2 mA                      |         |
| 0   | 1   | 1   | 1   | 1.4 mA                      |         |
| 1   | 0   | 0   | 0   | 1.6 mA                      |         |
| 1   | 0   | 0   | 1   | 1.8 mA                      |         |
| 1   | 0   | 1   | 0   | 2.0 mA                      | Yes     |
| 1   | 0   | 1   | 1   | 2.2 mA                      |         |
| 1   | 1   | 0   | 0   | 2.4 mA                      |         |
| 1   | 1   | 0   | 1   | 2.6 mA                      |         |
| 1   | 1   | 1   | 0   | 2.8 mA                      |         |
| 1   | 1   | 1   | 1   | 3 mA                        |         |

### Table 14. FB\_MUX Selection (Word 2)

| FBMUX2 | FBMUX1 | FBMUX0 | SELECTED VC(X)O SIGNAL FOR THE PHASE<br>DISCRIMINATOR | DEFAULT |
|--------|--------|--------|-------------------------------------------------------|---------|
| 0      | 0      | 0      | Div by 1                                              |         |
| 0      | 0      | 1      | Div by 2                                              |         |
| 0      | 1      | 0      | Div by 3                                              |         |
| 0      | 1      | 1      | Div by 4                                              |         |
| 1      | 0      | 0      | Div by 6                                              |         |
| 1      | 0      | 1      | Div by 8                                              | Yes     |
| 1      | 1      | 0      | Div by 16 <sup>(1)</sup>                              |         |
| 1      | 1      | 1      | Div by 8                                              |         |

(1) This divider setting depends on the selected P-divider mode for the "Div-by-16" divider. In the default mode (after power up), Div-by-16 is selected. But if bit 30 or bit 31 of word 1 is set to [1], then the Div-by-4 and 90 degree phase shift or Div-by-8 and 90 degree phase shift is selected.

### Table 15. YX\_MUX – Output Divider Selection for Y0, Y1, Y2, Y3, Y4 (Word 2)

| YxMUX2 | YxMUX1 | YxMUX0 | SELECTED DIVIDED V(C)XO SIGNAL FOR THE Yx<br>OUTPUTS | DEFAULT |
|--------|--------|--------|------------------------------------------------------|---------|
| 0      | 0      | 0      | Div by 1                                             |         |
| 0      | 0      | 1      | Div by 2                                             |         |
| 0      | 1      | 0      | Div by 3                                             |         |
| 0      | 1      | 1      | Div by 4                                             |         |
| 1      | 0      | 0      | Div by 6                                             |         |

TEXAS INSTRUMENTS

www.ti.com

### Table 15. YX\_MUX – Output Divider Selection for Y0, Y1, Y2, Y3, Y4 (Word 2) (continued)

| YxMUX2 | YxMUX1 | YxMUX0 | SELECTED DIVIDED V(C)XO SIGNAL FOR THE Yx<br>OUTPUTS | DEFAULT |
|--------|--------|--------|------------------------------------------------------|---------|
| 1      | 0      | 1      | Div by 8                                             | all Yx  |
| 1      | 1      | 0      | Div by 16 <sup>(1)</sup>                             |         |
| 1      | 1      | 1      | Div by 8                                             |         |

(1) This divider setting depends on the selected P-divider mode for the Div-by-16 divider. In the default mode (after power up), Div-by-16 is selected. But if bit 30 or bit 31 of word 1 is set to [1], then the Div-by-4 and 90 degree phase shift or Div-by-8 and 90 degree phase shift is selected.



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **10.1** Application Information

#### 10.1.1 Clock Generation for Interpolating DACs With the CDCM7005-SP

The CDCM7005-SP, with its specified phase noise performance, is an ideal sampling clock generator for high speed ADCs and DACs. The CDCM7005-SP is especially of interest for the new high speed DACs, which have integrated interpolation filter. Such DACs achieve sampling rates up to 500 MSPS. This high data rate can typically not be supported from the digital side driving the DAC (for example, DUC, digital up-converter). Therefore, one approach to interface the DUC to the DAC is the integration of an interpolation filter within the DAC to reduce the data rate at the digital input of the DAC. In 3G systems, for example, a common sampling rate of a high speed DAC is 491.52 MSPS. With a four times interpolation of the digital data, the required input data rate results into 122.88 MSPS, which can be supported easily from the digital side. The DUC GC5016, which supports up to four WCDMA carriers, provides a maximum output data rate of 150 MSPS. An example is shown in Figure 25, where the CDCM7005-SP supplies the clock signal for the DUC/DDC and ADC/DAC.



#### Figure 25. CDCM7005-SP as a Clock Generator for High Speed ADCs and DACs

The generation of the two required clock signals (data input clock, clock for DAC) for such an interpolating DAC can be done in different ways. The recommended way is to use the CDCM7005-SP, which generates the fast sampling clock for the DAC from the data input clock signal. The DAC5687 demands that the edges of the two input clocks must be phase aligned within ±500 ps for latching the data properly. This phase alignment is well achieved with the CDCM7005-SP, which assures a maximum skew of 70 ps of the different outputs to each other.

Copyright © 2009–2015, Texas Instruments Incorporated

# Application Information (continued)

# 10.1.1.1 AC-Coupled Interface to ADC/DAC

Another advantage of this clock solution is that the ADC or DAC can be driven directly in an ac-coupling interface as shown in Figure 26, with an external termination in a differential configuration. There is no need for a transformer to generate a differential signal from a single-ended clock source.



Figure 26. Driving DAC or ADC With PECL Output of the CDCM7005-SP



## **Application Information (continued)**

#### 10.1.2 Phase Noise Performance

#### Table 16. Phase Noise Performance

| PARAMETER <sup>(1)</sup> |                                       |                                                                                                                                                                                 | REF_IN PHASE<br>NOISE | VCXO PHASE<br>NOISE | Yx PHAS<br>AT 30.7 |                    |        |  |  |  |
|--------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|--------------------|--------------------|--------|--|--|--|
|                          |                                       | TEST CONDITIONS                                                                                                                                                                 | AT 30.72 MHz          | AT 245.76 MHz       | LVCMOS             | LVPECL             | UNIT   |  |  |  |
|                          |                                       |                                                                                                                                                                                 |                       |                     | TYP <sup>(2)</sup> | TYP <sup>(2)</sup> |        |  |  |  |
| phn10                    | Phase noise at 10 Hz                  | Y = 30.72 MHz; f <sub>PFD</sub> = 200<br>kHz, Loop BW = 20 Hz,<br>Feedback Divider = 8 × 128<br>(N × P), f <sub>REF_IN</sub> = 30.72<br>MHz, M-Divider = 128, I <sub>CP</sub> = | -109                  | -75                 | -104               | -100               | dBc/Hz |  |  |  |
| phn100                   | Phase noise at 100 Hz                 |                                                                                                                                                                                 | -125                  | -97                 | -116               | -116               | dBc/Hz |  |  |  |
| phn1k                    | Phase noise at 1 kHz                  |                                                                                                                                                                                 | -134                  | -117                | -140               | -140               | dBc/Hz |  |  |  |
| phn10k                   | Phase noise at 10 kHz                 |                                                                                                                                                                                 | -136                  | -138                | -153               | -152               | dBc/Hz |  |  |  |
| phn100k                  | Phase noise at 100 kHz                |                                                                                                                                                                                 | -138                  | -148                | -156               | -153               | dBc/Hz |  |  |  |
| phn1Mk                   | Phase noise at 1 MHz                  | 2 mA                                                                                                                                                                            | -144                  | -148                | -156               | -153               | dBc/Hz |  |  |  |
| phn10M                   | Phase noise at 10 MHz                 |                                                                                                                                                                                 | -144                  | -148                | -156               | -153               | dBc/Hz |  |  |  |
| PLL STABILIZATION TIME   |                                       |                                                                                                                                                                                 |                       |                     |                    |                    |        |  |  |  |
| tstabi                   | PLL stabilization time <sup>(3)</sup> | Y = 30.72 MHz, $f_{PFD}$ = 200<br>kHz, Loop BW = 20 Hz,<br>Feedback Divider = 8 × 128<br>(N × P), $f_{REF_IN}$ = 30.72<br>MHz, M-Divider = 128, $I_{CP}$ =<br>2 mA              |                       |                     | 400                |                    | ms     |  |  |  |

(1) Output phase noise is dependent on the noise of the REF\_IN clock and VCXO clock noise floor. The phase noise measurements were taken with the CDCM7005-SP EVM and CDCM7005-SP SPI default settings.

(2) The typical stabilization time is based on the above application example. The stabilization criterion was a stable high level of PLL LOCK.

(3) For further explanations, as well as phase noise/jitter test results using various VCXOs, see application note SCAA067.

#### 10.1.2.1 In-Band Noise Performance

#### Table 17. In-Band Noise Performance

|                       | PARAMETER                                                                                                           | TEST CONDITIONS                                                                   | MIN | TYP  | MAX | UNIT   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|-----|--------|
| pn <sub>in-band</sub> | In-band phase noise test conditions                                                                                 |                                                                                   |     | -95  |     | dBc/Hz |
| pn <sub>f400</sub>    | Phase noise floor at 400 kHz $f_{PFD}$ , in-band noise – 20log(feedback div) <sup>(1)</sup>                         | Y = 900 MHz, $f_{PFD}$ = 400 kHz, Loop<br>BW = 27 kHz, Feedback Divider = 8 × 282 |     | -162 |     | dBc/Hz |
| pn <sub>f1</sub>      | Phase noise floor at 1 Hz $f_{PFD}$ , in-band<br>noise – 20log(feedback div) –<br>10log( $f_{PFD}$ ) <sup>(2)</sup> | (N × P), $f_{\text{REF_IN}}$ = 10 MHz; M-Divider = 25,<br>I <sub>CP</sub> = 3 mA  |     | -218 |     | dBc/Hz |

(1) The synthesizer phase noise floor can be estimated by measuring the in-band noise at the output of the CDCM7005-SP and subtracting 20log(Feedback Divider) N (in case of CDCM7005-SP it is the N+P divider). The calculated phase noise floor still based on the PFD update frequency, in the above specification, is 400 kHz.

(2) The in-band noise can also be normalized to a comparison frequency of 1 Hz. The resulting phase noise floor is: pnfloor =  $PNmeasured - 20log(N+P) - 10log(f_{PFD})$ 

where:

pnNfloor = normalized phase noise floor in dBc/Hz

PNmeasured = in-band phase noise measurement in dBc/Hz

20log(N+P) = divider ratio of feedback loop

 $10\log(f_{PFD}) = PFD$  update frequency in Hz

#### CDCM7005-SP

SGLS390G -JULY 2009-REVISED NOVEMBER 2015

www.ti.com

**INSTRUMENTS** 

Texas

## **10.2 Typical Application**



Figure 27. Typical Application Diagram With Passive Loop Filter

## 10.2.1 Design Requirements

Before PLL design starts, design targets and constraints should be specified.

Design targets include: output frequency, output phase noise or output jitter over certain band, maximum lock time or maximum dynamic frequency deviation during settling.

Design constraints might include: input frequency, specific VCO/VCXO device, certain type of filter (for example, passive)

Most probably VCO/VCXO is determined based on the noise requirements, or frequency plan needs. Input frequency is typically given by application or system needs. Power or noise requirement might dictate certain type of filter.



### **Typical Application (continued)**

## 10.2.2 Detailed Design Procedure

The CDCM7005-SP design procedure aims at:

- Properly configuring the PLL dividers to achieve lock under given frequency plan
- Determining loop BW/phase margin/gain peaking to achieve given noise/dynamic performance
- Determine the filter type and component values based on the loop BW/phase margin

The proper division ratios can be calculated from the given relations:

- f<sub>out</sub>: The desired output frequency (240 MHz for LVCMOS, 1.5 GHz max for LVPECL)
- f<sub>in</sub>: The given input frequency (200 MHz maximum)
- f<sub>VCO</sub> : The selected VCO or VCXO frequency (2.0 GHz maximum)
- f<sub>PFD</sub>: The update frequency of the PFD, 100 MHz maximum
- M : Reference divider (10 bits: 1 to 1024)
- P2 : Output divider, also known as Output Mux (/1, /2, /3, /4, /6, /8, /16)
- P1 : Pre-scalar, also known as Feedback Mux (/1, /2, /3, /4, /6, /8, /16)
- N : Feedback divider (12 bits: 1 to 4096), with max input freq of 300 MHz.

Once frequency plan and feasible divider settings are determined, a proper BW/phase margin and gain peaking should be determined. The best way to determine those parameters is to use the TI CDCM7005-SP PLL Calculator tool (PLL-SIM) available on TI website.

Several iterations might be required to achieve the optimum BW/phase margin for a given phase noise and dynamic performance. Better dynamic performance (faster settling) requires higher BW, and possibly some peaking. This is, however, typically increases the phase noise contribution of the PLL and increases frequency offset during settling. Noise performance doesn't only depend on the loop parameters, but also on the noise performance of the input source and the selected VCO/VCXO. PLL Calculator tool allows the user to include noise profiles from those two sources into noise calculation.

Once the loop parameters are specified, filter design and charge pump current can be determined. CDCM72005 charge pump can be set in the range of 200 µA to 3 mA with 200 µA step. PLL Calculator tool supports filter component value synthesis for three types of filter: second order passive filter, third order passive filter, and third order active filter. Other filter types can be used but the user has to carry out the calculation manually.

Third order pole placement is typically a trade-off between stability and spur performance (spur suppression) the closer the third pole to the loop BW, the higher the suppression, but the phase margin deteriorates and hence loop stability is affected.

#### Example:

Design a PLL using CDCM7005-SP using an input reference of 10.23 MHz, and VCXO of 155 MHz and an output of the same frequency, using a passive filter.

A common divisor of 10.23 MHz and 155 MHz is 310 kHz which can be used as update frequency.

M = 33, N = 125, P1 = 4, and P2 = 1 should lead to loop lock.

Using the PLL calculator tool, an RMS jitter of 700 ps (given the reference and VCXO noise profile) can be achieved using a loop BW of 1.34 kHz and phase margin of around 80 degrees.

This can be achieved with Charge pump current of 3 mA. The PLL calculator tool can also calculate the filter component values.

TEXAS INSTRUMENTS

www.ti.com

# Typical Application (continued)

# 10.2.3 Application Curve



Figure 28. Phase Noise (61.44-MHz REF\_IN and 61.44-MHz Output Frequency)



# **11** Power Supply Recommendations

CDCM7005-SP has a simple power scheme. Two power supplies are needed general VCC and analog AVCC. Both supplies should have the same voltage, with individual beads to isolate them. No special power sequencing is needed. A separate supply VCC\_CP is used for the charge pump. This supply should match the VCO/VCXO supply but not to exceed the maximum recommended operating voltage of AVCC/VCC.

As PD pin is active low, TI recommends to ramp up the PD with the same time as VCC and AVCC or later. The ramp up rate of the PD should not be faster than the ramp up rate of VCC and AVCC.

# 12 Layout

#### 12.1 Layout Guidelines

High frequency input signals should be routed through shortest paths possible.

Continuous ground plane should be spread under the high signal routes to minimize the current loops.

Supply bypass caps should be placed as close to the device. Do not have vias between the bypass caps and the device.

Keep differential traces together to keep noise injection as a common-mode signal.

Route differential traces around obstacles together, do not separate. Keep traces together with exact same length to keep delays equal.

Top layer routing of clock signals has less propagation delay, immunity to noise could be enhanced by having ground planes on the same layer away by 2x trace width. The magnetic radiation is also enhanced by this ground layer. Ensure multiple vias are utilized and placed near signal traces on the ground plane.

#### CDCM7005-SP

SGLS390G - JULY 2009 - REVISED NOVEMBER 2015



www.ti.com

# 12.2 Layout Examples



Figure 29. Layout Example, Quad Flat Pack Package



# **13 Device and Documentation Support**

#### 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 13.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

HFG (S-CQFP-F52)

# CERAMIC QUAD FLATPACK WITH NCTB



NOTES:

: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- D. This package is hermetically sealed with a metal lid.
- E. The leads are gold plated and can be solderdipped.
- F. Leads not shown for clarity purposes.
- G. Lid and heat sink are connected to GND leads.





#### -----

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                        | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|--------------------|--------------|---------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)                |              | (4/5)                                 |         |
| 5962-0723001VXC  | ACTIVE | CFP          | HFG     | 52   | 1       | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-<br>0723001VXC<br>CDCM7005MHFG-V | Samples |
| CDCM7005HFG/EM   | ACTIVE | CFP          | HFG     | 52   | 1       | TBD      | Call TI          | N / A for Pkg Type | 25 Only      | CDCM7005HFG/EM<br>EVAL ONLY           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

25-Apr-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CDCM7005-SP :

Catalog: CDCM7005

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated