**TPS61088** ZHCSDP8A -MAY 2015-REVISED MAY 2015 # TPS61088 10A 全集成同步升压转换器 ## 特性 - 输入电压范围: 2.7V 至 12V - 输出电压范围: 4.5 至 12.6V - 10A 开关电流 - 效率高达 91% (V<sub>IN</sub> = 3.3V、V<sub>OUT</sub> = 9V 且 I<sub>OUT</sub> = - 在轻负载条件下,有脉频调制 (PFM) 和强制脉宽调 制 (PWM) 两种模式可供选择 - 关断期间, VIN 引脚的电流为 1.0µA - 可通过电阻编程的开关峰值电流限制 - 可调节的开关频率范围: 200kHz 至 2.2MHz - 可编程软启动 - 13.2V 输出过压保护 - 逐周期过流保护 - 热关断 - 20 引脚 4.50mm × 3.50mm 超薄型四方扁平无引线 (VQFN) 封装 ## 2 应用 - 便携式刷卡机 (POS) 终端 - 蓝牙TM 扬声器 - 电子烟 - Thunderbolt 接口 - 快充移动电源 ## 3 说明 TPS61088 是一款高功率密度的全集成升压转换器, 配有一个 $11m\Omega$ 功率开关和一个 $13m\Omega$ 整流器开关, 可为便携式系统提供高效的小尺寸解决方案。 TPS61088 具有 2.7V 至 12V 的宽输入电压范围,可 为采用单节或两节锂电池的应用提供支持。 该器件具 备 10A 开关电流能力,并且能够提供高达 12.6V 的输 出电压。 TPS61088 采用自适应恒定关断时间峰值电流控制拓 扑结构来调节输出电压。 在中等到重负载条件 下, TPS61088 工作在 PWM 模式。 在轻负载条件 下,该器件可通过 MODE 引脚选择下列两种工作模式 之一。 一种是可提高效率的 PFM 模式; 另一种是可 避免因开关频率较低而引发应用问题的强制 PWM 模 式。 可通过外部电阻在 200kHz 至 2.2MHz 范围内调 节 PWM 模式下的开关频率。 TPS61088 还实现了可 编程的软启动功能和可调节的开关峰值电流限制功能。 此外, 该器件还提供有 13.2V 输出过压保护、逐周期 过流保护和热关断保护。 TPS61088 采用 20 引脚 4.50mm × 3.50mm VQFN 封装。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |----------|-----------|-----------------| | TPS61088 | VQFN (20) | 4.50mm x 3.50mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 ## 典型应用电路 | _ | | |---|------------| | | <b>—</b> . | | | 77. | | | 1 | | | | | 1 | 特性1 | | 8.4 Device Functional Modes | 11 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | 9 | Application and Implementation | 13 | | 3 | 说明 1 | | 9.1 Application Information | 13 | | 4 | 典型应用电路 1 | | 9.2 Typical Application | 13 | | 5 | 修订历史记录 | 10 | Power Supply Recommendations | 20 | | 6 | Pin Configuration and Functions | 11 | Layout | 20 | | 7 | Specifications4 | | 11.1 Layout Guidelines | 20 | | • | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | 20 | | | 7.2 ESD Ratings | | 11.3 Thermal Considerations | 21 | | | 7.3 Recommended Operating Conditions | 12 | 器件和文档支持 | 22 | | | 7.4 Thermal Information | | 12.1 器件支持 | 22 | | | 7.5 Electrical Characteristics 5 | | 12.2 社区资源 | 22 | | | 7.6 Typical Characteristics | | 12.3 商标 | 22 | | 8 | Detailed Description 8 | | 12.4 静电放电警告 | 22 | | O | 8.1 Overview | | 12.5 术语表 | 22 | | | 8.2 Functional Block Diagram | 13 | 机械、封装和可订购信息 | 22 | | | 8.3 Feature Description | | | | # 5 修订历史记录 | CI | hanges from Original (May 2015) to Revision A | Page | |----|-------------------------------------------------------------------|------| | • | 已将器件状态更新为量产数据 | 1 | | • | Updated V <sub>CCLPH</sub> and V <sub>CCLPL</sub> typical voltage | 5 | | • | Fixed legend of 🛭 2 and 🖺 4 from input to output | 6 | # 6 Pin Configuration and Functions **Pin Functions** | PIN | | 1/0 | DESCRIPTION | |------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | 1/0 | DESCRIPTION | | VCC | 1 | 0 | Output of the internal regulator. A ceramic capacitor of more than 1.0 $\mu F$ is required between this pin and ground. | | EN | 2 | 1 | Enable logic input. Logic high level enables the device. Logic low level disables the device and turns it into shutdown mode. | | FSW | 3 | I | The switching frequency is programmed by a resister between this pin and the SW pin. | | SW | 4, 5, 6, 7 | I | The switching node pin of the converter. It is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side power MOSFET. | | BOOT | 8 | 0 | Power supply for high-side MOSFET gate driver. A ceramic capacitor of 0.1 $\mu\text{F}$ must be connected between this pin and the SW pin | | VIN | 9 | I | IC power supply input | | SS | 10 | 0 | Soft-start programming pin. An external capacitor sets the ramp rate of the internal error amplifier's reference voltage during soft-start | | NC | 11, 12 | _ | No connection inside the device. Connect these two pins to ground plane on the PCB for good thermal dissipation | | MODE | 13 | I | Operation mode selection pin for the device in light load condition. When this pin is connected to ground, the device works in PWM mode. When this pin is left floating, the device works in PFM mode. | | VOUT | 14, 15, 16 | 0 | Boost converter output | | FB | 17 | I | Voltage feedback. Connect to the center tape of a resistor divider to program the output voltage. | | COMP | 18 | 0 | Output of the internal error amplifier, the loop compensation network should be connected between this pin and the AGND pin. | | ILIM | 19 | 0 | Adjustable switch peak current limit. An external resister should be connected between this pin and the AGND pin. | | AGND | 20 | _ | Signal ground of the IC | | PGND | 21 | _ | Power ground of the IC. It is connected to the source of the low-side MOSFET. | ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------------|--------------------------------|------|--------|------| | | воот | -0.3 | SW + 7 | | | Voltage <sup>(2)</sup> | VIN, SW, FSW, VOUT | -0.3 | 14.5 | V | | Voltage | EN, VCC, SS, COMP, MODE | -0.3 | 7 | V | | | ILIM, FB | -0.3 | 3.6 | | | TJ | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |---|-----------------|-------------------------------------------------------------------------------|-------|------| | | , Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2000 | \/ | | ľ | (ESD) discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------|------|-----|------|------| | V <sub>IN</sub> | Input voltage range | 2.7 | | 12 | V | | $V_{OUT}$ | Output voltage range | 4.5 | | 12.6 | V | | L | Inductance, effective value | 0.47 | 2.2 | 10 | μΗ | | C <sub>I</sub> | Input capacitance, effective value | 10 | | | μF | | Co | Output capacitance, effective value | 6.8 | 47 | 1000 | μF | | $T_{J}$ | Operating junction temperature | -40 | | 125 | °C | #### 7.4 Thermal Information | | | TPS61088 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RHL (VQFN) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 38.8 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 39.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 15.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 15.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 3.1 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.5 Electrical Characteristics Minimum and maximum values are at $V_{IN}$ = 2.7 V to 5.5 V and $T_J$ = -40°C to 125°C. Typical values are at $V_{IN}$ = 3.6 V and $T_J$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-----------| | POWER SU | IPPLY | | | | | | | V <sub>IN</sub> | Input voltage range | | 2.7 | | 12 | V | | V | Undervoltage lockout (UVLO) | V <sub>IN</sub> rising | | | 2.7 | V | | $V_{IN\_UVLO}$ | threshold | V <sub>IN</sub> falling | | 2.4 | 2.5 | V | | V <sub>IN_HYS</sub> | VIN UVLO hysteresis | | | 200 | | mV | | V <sub>CC_UVLO</sub> | UVLO threshold | V <sub>CC</sub> falling | | 2.1 | | V | | I- | Operating quiescent current from the VIN pin | IC enabled, V <sub>EN</sub> = 2 V, no load, R <sub>ILIM</sub> = 100 | | 1 | 3 | μΑ | | IQ | Operating quiescent current from the VOUT pin | $k\Omega$ , $V_{FB}$ = 1.3 V, $V_{OUT}$ = 12 V, $T_J$ up to 85°C | | 110 | 250 | μΑ | | I <sub>SD</sub> | Shutdown current into the VIN pin | IC disabled, $V_{\text{EN}}$ = 0 V, no load, no feedback resistor divider connected to the VOUT pin, $T_{\text{J}}$ up to 85°C | | 1 | 3 | μΑ | | $V_{CC}$ | VCC regulation | $I_{VCC} = 5 \text{ mA}, V_{IN} = 8 \text{ V}$ | | 5.8 | | V | | EN AND M | DDE INPUT | | | | | | | $V_{ENH}$ | EN high threshold voltage | V <sub>CC</sub> = 6 V | | | 1.2 | V | | $V_{ENL}$ | EN low threshold voltage | V <sub>CC</sub> = 6 V | 0.4 | | | V | | R <sub>EN</sub> | EN internal pull-down resistance | V <sub>CC</sub> = 6 V | | 800 | | kΩ | | $V_{MODEH}$ | MODE high threshold voltage | V <sub>CC</sub> = 6 V | | | 4.0 | V | | $V_{MODEL}$ | MODE low threshold voltage | V <sub>CC</sub> = 6 V | 1.5 | | | V | | $R_{MODE}$ | MODE internal pull-up resistance | V <sub>CC</sub> = 6 V | | 800 | | kΩ | | OUTPUT | | | | | | | | $V_{OUT}$ | Output voltage range | | 4.5 | | 12.6 | V | | V | Reference voltage at the FB pin | PWM mode | 1.186 | 1.204 | 1.222 | V | | $V_{REF}$ | | PFM mode | | 1.212 | | v | | I <sub>LKG_FB</sub> | FB pin leakage current | V <sub>FB</sub> = 1.2 V | | | 100 | nA | | I <sub>SS</sub> | Soft-start charging current | | | 5 | | μΑ | | ERROR AN | IPLIFIER | | | | | | | I <sub>SINK</sub> | COMP pin sink current | $V_{FB} = V_{REF} + 200 \text{ mV}, V_{COMP} = 1.5 \text{ V}$ | | 20 | | μΑ | | I <sub>SOURCE</sub> | COMP pin source current | $V_{FB} = V_{REF} -200 \text{ mV}, V_{COMP} = 1.5 \text{ V}$ | | 20 | | μΑ | | $V_{CCLPH}$ | High clamp voltage at the COMP pin | $V_{FB} = 1 \text{ V}, \text{ R}_{ILIM} = 100 \text{ k}\Omega$ | | 2.3 | | V | | $V_{CCLPL}$ | Low clamp voltage at the COMP pin | $V_{FB}$ = 1.5 V, $R_{ILIM}$ = 100 k $\Omega$ , MODE pin floating | | 1.4 | | V | | G <sub>EA</sub> | Error amplifier transconductance | V <sub>COMP</sub> = 1.5 V | | 190 | | μA/V | | POWER SV | VITCH | | | | | | | D | High-side MOSFET on-resistance | VCC = 6 V | | 13 | 18 | $m\Omega$ | | R <sub>DS(on)</sub> | Low-side MOSFET on-resistance | VCC = 6 V | | 11 | 16.5 | $m\Omega$ | | CURRENT | LIMIT | | | | | | | l | Peak switch current limit in PFM mode | $R_{ILIM} = 100 \text{ k}\Omega$ , $V_{CC} = 6 \text{ V}$ , MODE pin floating | 10.6 | 11.9 | 13 | Α | | I <sub>LIM</sub> | Peak switch current limit in FPWM mode | $R_{ILIM}$ = 100 kΩ, $V_{CC}$ = 6 V, MODE pin short to ground | 9.0 | 10.3 | 11.4 | Α | | $V_{ILIM}$ | Reference voltage at the ILIM pin | | | 1.204 | | V | | SWITCHING FREQUENCY | | | | | | | | $f_{SW}$ | Switching frequency | $R_{FREQ} = 301 \text{ k}\Omega, V_{IN} = 3.6 \text{ V}, V_{OUT} = 12 \text{ V}$ | | 500 | _ | kHz | | t <sub>ON_min</sub> | Minimum on-time | $R_{FREQ}$ = 301 k $\Omega$ , $V_{IN}$ = 3.6 V, $V_{OUT}$ = 12 V | | 90 | 180 | ns | | PROTECTION | ON | | | | | | | V <sub>OVP</sub> | Output overvoltage protection threshold | V <sub>OUT</sub> rising | 12.7 | 13.2 | 13.6 | V | 6 ## **Electrical Characteristics (continued)** Minimum and maximum values are at $V_{IN}$ = 2.7 V to 5.5 V and $T_J$ = -40°C to 125°C. Typical values are at $V_{IN}$ = 3.6 V and $T_J$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN 7 | YP MAX | UNIT | | |----------------------|------------------------------------------|-------------------------------------------------|-------|--------|------|--| | V <sub>OVP_HYS</sub> | Output overvoltage protection hysteresis | V <sub>OUT</sub> falling below V <sub>OVP</sub> | C | ).25 | V | | | THERMAL | THERMAL SHUTDOWN | | | | | | | T <sub>SD</sub> | Thermal shutdown threshold | T <sub>J</sub> rising | | 150 | °C | | | T <sub>SD_HYS</sub> | Thermal shutdown hysteresis | T <sub>J</sub> falling below T <sub>SD</sub> | | 20 | °C | | ## 7.6 Typical Characteristics ## Typical Characteristics (接下页) #### 8 Detailed Description #### 8.1 Overview The TPS61088 is a fully-integrated synchronous boost converter with a $11\text{-m}\Omega$ power switch and a $13\text{-m}\Omega$ rectifier switch to output high power from a single cell or two-cell Lithium batteries. The device is capable of providing an output voltage of 12.6 V and delivering up to 30-W power from a single cell Lithium battery. The TPS61088 uses adaptive constant off-time peak current control topology to regulate the output voltage. In moderate to heavy load condition, the TPS61088 works in the quasi-constant frequency pulse width modulation (PWM) mode. The switching frequency in the PWM mode is adjustable ranging from 200 kHz to 2.2 MHz by an external resistor. In light load condition, the device has two operation modes selected by the MODE pin. When the MODE pin is left floating, the TPS61088 works in the pulse frequency modulation (PFM) mode. The PFM mode brings high efficiency at the light load. When the MODE pin is short to ground, the TPS61088 works in the forced PWM mode (FPWM). The FPWM mode can avoid the acoustic noise and other problems caused by the low switching frequency. The TPS61088 implements cycle-by-cycle current limit to protect the device from overload conditions during boost switching. The switch peak current limit is programmable by an external resistor. The TPS61088 uses external loop compensation, which provides flexibility to use different inductors and output capacitors. The adaptive off-time peak current control scheme gives excellent transient line and load response with minimal output capacitance. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Enable and Startup The TPS61088 has an adjustable soft start function to prevent high inrush current during start-up. To minimize the inrush current during start-up, an external capacitor, connected to the SS pin and charged with a constant current, is used to slowly ramp up the internal positive input of the error amplifier. When the EN pin is pulled high, the soft-start capacitor $C_{SS}$ (C7 in the $\underline{\mu}\underline{\nu}\underline{\nu}\underline{\mu}\underline{\nu}\underline{\mu}\underline{\nu}$ ) is charged with a constant current of 5 $\mu$ A typically. During this time, the SS pin voltage is compared with the internal reference (1.204 V), the lower one is fed into the internal positive input of the error amplifier. The output of the error amplifier (which determines the inductor peak current value) ramps up slowly as the SS pin voltage goes up. The soft-start phase is completed after the SS pin voltage exceeds the internal reference (1.204 V). The larger the capacitance at the SS pin, the slower the ramp of the output voltage and the longer the soft-start time. A 47-nF capacitor is usually sufficient for most applications. When the EN pin is pulled low, the voltage of the soft-start capacitor is discharged to ground. Use 公式 1 to calculate the soft-start time. ## Feature Description (接下页) $$t_{SS} = \frac{V_{REF} \times C_{SS}}{I_{SS}}$$ where - t<sub>SS</sub> is the soft start time. - V<sub>REF</sub> is the internal reference voltage of 1.204 V. - C<sub>SS</sub> is the capacitance between the SS pin and ground. - I<sub>SS</sub> is the soft-start charging current of 5 μA. #### (1) #### 8.3.2 Undervoltage Lockout (UVLO) The UVLO circuit prevents the device from malfunctioning at low input voltage and the battery from excessive discharge. The TPS61088 has both VIN UVLO function and VCC UVLO function. It disables the device from switching when the falling voltage at the VIN pin trips the UVLO threshold $V_{IN\_UVLO}$ , which is typically 2.4 V. The device starts operating when the rising voltage at the VIN pin is 200-mV above the $V_{IN\_UVLO}$ . It also disables the device when the falling voltage at the VCC pin trips the UVLO threshold $V_{CC\_UVLO}$ , which is typically 2.1 V. #### 8.3.3 Adjustable Switching Frequency This device features a wide adjustable switching frequency ranging from 200 kHz to 2.2 MHz. The switching frequency is set by a resistor connected between the FSW pin and the SW pin of the TPS61088. A resistor must always be connected from the FSW pin to SW pin for proper operation. The resistor value required for a desired frequency can be calculated using 公式 2. $$R_{FREQ} = \frac{4 \times (\frac{1}{f_{SW}} - t_{DELAY} \times \frac{V_{OUT}}{V_{IN}})}{C_{EREQ}}$$ where - R<sub>FREO</sub> is the resistance connected between the FSW pin and the SW pin. - C<sub>FREQ</sub> = 23 pF - $f_{\text{SW}}$ is the desired switching frequency. - t<sub>DELAY</sub> = 89 ns - V<sub>IN</sub> is the input voltage. - V<sub>OUT</sub> is the output voltage. (2) #### 8.3.4 Adjustable Peak Current Limit To avoid an accidental large peak current, an internal cycle-by-cycle current limit is adopted. The low-side switch is turned off immediately as soon as the switch current touches the limit. The peak switch current limit can be set by a resistor at the ILIM pin to ground. The relationship between the current limit and the resistance depends on the status of the MODE pin. When the MODE pin is floating, namely the TPS61088 is set to work in the PFM mode at light load, use 公式 3 to calculate the resistor value: $$I_{\text{LIM}} = \frac{1190000}{R_{\text{ILIM}}}$$ where R<sub>ILIM</sub> is the resistance between the ILIM pin and ground. When the resistor value is 100 k $\Omega$ , the typical current limit is 11.9 A. When the MODE pin is connected to ground, namely the TPS61088 is set to work in the forced PWM mode at light load, use 公式 4 to calculate the resistor value. $$I_{LIM} = \frac{1190000}{R_{ILIM}} - 1.6 \tag{4}$$ ## Feature Description (接下页) When the resistor value is 100 k $\Omega$ . the typical current limit is 10.3 A. Considering the device variation and the tolerance over temperature, the minimum current limit at the worst case can be 1.3 A lower than the value calculated by above equations. #### 8.3.5 Overvoltage Protection If the output voltage at the VOUT pin is detected above 13.2 V (typical value), the TPS61088 stops switching immediately until the voltage at the VOUT pin drops the hysteresis value lower than the output overvoltage protection threshold. This function prevents overvoltage on the output and secures the circuits connected to the output from excessive overvoltage. #### 8.3.6 Thermal Shutdown A thermal shutdown is implemented to prevent damages due to excessive heat and power dissipation. Typically, the thermal shutdown happens at a junction temperature of 150°C. When the thermal shutdown is triggered, the device stops switching until the junction temperature falls below typically 130°C, then the device starts switching again. #### 8.4 Device Functional Modes #### 8.4.1 Operation The synchronous boost converter TPS61088 operates at a quasi-constant frequency pulse width modulation (PWM) in moderate to heavy load condition. Based on the $V_{\rm IN}$ to $V_{\rm OUT}$ ratio, a circuit predicts the required off-time of the switching cycle. At the beginning of each switching cycle, the low-side N-MOSFET switch, shown in *Functional Block Diagram*, is turned on, and the inductor current ramps up to a peak current that is determined by the output of the internal error amplifier. After the peak current is reached, the current comparator trips, and it turns off the low-side N-MOSFET switch and the inductor current goes through the body diode of the high-side N-MOSFET in a dead-time duration. After the dead-time duration, the high-side N-MOSFET switch is turned on. Because the output voltage is higher than the input voltage, the inductor current decreases. The high-side switch is not turned off until the fixed off-time is reached. After a short dead-time duration, the low-side switch turns on again and the switching cycle is repeated. In light load condition, the TPS61088 implements two operation modes, PFM mode and forced PWM mode, to meet different application requirements. The operation mode is set by the status of the MODE pin. When the MODE pin is connected to ground, the device works in the forced PWM mode. When the MODE pin is left floating, the device works in the PFM mode. #### 8.4.1.1 PWM Mode In the forced PWM mode, the TPS61088 keeps the switching frequency unchanged in light load condition. When the load current decreases, the output of the internal error amplifier decreases as well to keep the inductor peak current down, delivering less power from input to output. When the output current further reduces, the current through the inductor will decrease to zero during the off-time. The high-side N-MOSFET is not turned off even if the current through the MOSFET is zero. Thus, the inductor current changes its direction after it runs to zero. The power flow is from output side to input side. The efficiency will be low in this mode. But with the fixed switching frequency, there is no audible noise and other problems which might be caused by low switching frequency in light load condition. #### 8.4.1.2 PFM Mode The TPS61088 improves the efficiency at light load with the PFM mode. When the converter operates in light load condition, the output of the internal error amplifier decreases to make the inductor peak current down, delivering less power to the load. When the output current further reduces, the current through the inductor will decrease to zero during the off-time. Once the current through the high side N-MOSFET is zero, the high-side MOSFET is turned off until the beginning of the next switching cycle. When the output of the error amplifier continuously goes down and reaches a threshold with respect to the peak current of $I_{LIM}$ / 12, the output of the error amplifier is clamped at this value and does not decrease any more. If the load current is smaller than what ## Device Functional Modes (接下页) the TPS61088 delivers, the output voltage increases above the nominal setting output voltage. The TPS61088 extends its off time of the switching period to deliver less energy to the output and regulate the output voltage to 0.7% higher than the nominal setting voltage. With the PFM operation mode, the TPS61088 keeps the efficiency above 80% even when the load current decreases to 1 mA. In addition, the output voltage ripple is much smaller at light load due to low peak current. Refer to $\boxed{8}$ 10. 图 10. PFM Mode Diagram ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The TPS61088 is designed for outputting voltage up to 12.6 V with 10-A switch current capability to deliver more than 30-W power. The TPS61088 operates at a quasi-constant frequency pulse-width modulation (PWM) in moderate to heavy load condition. In light load condition, the converter can either operate in the PFM mode or in the forced PWM mode according to the mode selection. The PFM mode brings high efficiency over entire load range, but the PWM mode can avoid the acoustic noise as the switching frequency is fixed. The converter uses the adaptive constant off-time peak current control scheme, which provides excellent transient line and load response with minimal output capacitance. The TPS61088 can work with different inductor and output capacitor combination by external loop compensation. It also supports adjustable switching frequency ranging from 200 kHz to 2.2 MHz. #### 9.2 Typical Application 图 11. TPS61088 3.3 V to 9-V/3-A Output Converter #### 9.2.1 Design Requirements 表 1. Design Parameters | Design Parameters | Example Values | |------------------------------|---------------------| | Input voltage range | 3.3 to 4.2 V | | Output voltage | 9 V | | Output voltage ripple | 100 mV peak to peak | | Output current rating | 3 A | | Operating frequency | 600 kHz | | Operation mode at light load | PFM | | | | (5) (6) #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Setting Switching Frequency The switching frequency is set by a resistor connected between the FSW pin and the SW pin of the TPS61088. The resistor value required for a desired frequency can be calculated using 公式 5. $$R_{FREQ} = \frac{4 \times (\frac{1}{f_{SW}} - t_{DELAY} \times \frac{V_{OUT}}{V_{IN}})}{C_{FREQ}}$$ where - R<sub>EREO</sub> is the resistance connected between the FSW pin and the SW pin. - C<sub>FREQ</sub> = 23 pF - $f_{\text{SW}}$ is the desired switching frequency. - t<sub>DELAY</sub> = 89 ns - V<sub>IN</sub> is the input voltage. - V<sub>OUT</sub> is the output voltage. #### 9.2.2.2 Setting Peak Current Limit The peak input current is set by selecting the correct external resistor value correlating to the required current limit. Because the TPS61088 is configured to work in the PFM mode in light load condition, use 公式 6 to calculate the correct resistor value: $$I_{\text{LIM}} = \frac{1190000}{R_{\text{ILIM}}}$$ where - R<sub>ILIM</sub> is the resistance connected between the ILIM pin and ground. - I<sub>LIM</sub> is the switching peak current limit. For a typical current limit of 11.9 A, the resistor value is 100 k $\Omega$ . Considering the device variation and the tolerance over temperature, the minimum current limit at the worst case can be 1.3 A lower than the value calculated by $\Delta \pm$ 6. The minimum current limit must be higher than the required peak switch current at the lowest input voltage and the highest output power to make sure the TPS61088 does not hit the current limit and still can regulate the output voltage in these conditions. #### 9.2.2.3 Setting Output Voltage The output voltage is set by an external resistor divider (R1, R2 in the $\underline{\#}\underline{\mathbb{Z}}\underline{\mathbb{Z}}\underline{\mathbb{Z}}\underline{\mathbb{Z}}$ ). Typically, a minimum current of 20 μA flowing through the feedback divider gives good accuracy and noise covering. A standard 56-kΩ resistor is typically selected for low-side resister R2. The value of R1 is then calculated as: $$R_1 = \frac{(V_{OUT} - V_{REF}) \times R_2}{V_{REF}}$$ (7) #### 9.2.2.4 Inductor Selection Because the selection of the inductor affects the power supply's steady state operation, transient behavior, loop stability, and boost converter efficiency, the inductor is the most important component in switching power regulator design. Three most important specifications to the performance of the inductor are the inductor value, DC resistance, and saturation current. The TPS61088 is designed to work with inductor values between 0.47 and 10 $\mu$ H. A 0.47- $\mu$ H inductor is typically available in a smaller or lower-profile package, while a 10- $\mu$ H inductor produces lower inductor current ripple. If the boost output current is limited by the peak current protection of the IC, using a 10- $\mu$ H inductor can maximize the controller's output current capability. Inductor values can have ±20% or even ±30% tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the value at 0-A current depending on how the inductor vendor defines saturation. When selecting an inductor, make sure its rated current, especially the saturation current, is larger than its peak current during the operation. Follow 公式 8 to 公式 10 to calculate the peak current of the inductor. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To leave enough design margin, TI recommends using the minimum switching frequency, the inductor value with -30% tolerance, and a low-power conversion efficiency for the calculation. In a boost regulator, calculate the inductor DC current as in 公式 8. $$I_{DC} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$ where - V<sub>OUT</sub> is the output voltage of the boost regulator. - I<sub>OUT</sub> is the output current of the boost regulator. - $V_{IN}$ is the input voltage of the boost regulator. Calculate the inductor current peak-to-peak ripple as in 公式 9. $$I_{PP} = \frac{1}{L \times (\frac{1}{V_{OUT} - V_{IN}} + \frac{1}{V_{IN}}) \times f_{SW}}$$ where - IPP is the inductor peak-to-peak ripple. - · L is the inductor value. - $f_{\text{SW}}$ is the switching frequency. - V<sub>OUT</sub> is the output voltage. Therefore, the peak current, $I_{Lpeak}$ , seen by the inductor is calculated with $\Delta \pm 10$ . $$I_{Lpeak} = I_{DC} + \frac{I_{PP}}{2} \tag{10}$$ Set the current limit of the TPS61088 higher than the peak current I<sub>Lpeak</sub>. Then select the inductor with saturation current higher than the setting current limit. Boost converter efficiency is dependent on the resistance of its current path, the switching loss associated with the switching MOSFETs, and the inductor's core loss. The TPS61088 has optimized the internal switch resistance. However, the overall efficiency is affected significantly by the inductor's DC resistance (DCR), equivalent series resistance (ESR) at the switching frequency, and the core loss. Core loss is related to the core material and different inductors have different core loss. For a certain inductor, larger current ripple generates higher DCR and ESR conduction losses and higher core loss. Usually, a data sheet of an inductor does not provide the ESR and core loss information. If needed, consult the inductor vendor for detailed information. Generally, TI would recommend an inductor with lower DCR and ESR. However, there is a tradeoff among the inductor's inductance, DCR and ESR resistance, and its footprint. Furthermore, shielded inductors typically have higher DCR than unshielded inductors. \$\frac{1}{2}\$ 2 lists recommended inductors for the TPS61088. Verify whether the recommended inductor can support the user's target application with the previous calculations and bench evaluation. In this application, the Sumida's inductor CDMC8D28NP-1R2MC is selected for its small size and low DCR. #### 表 2. Recommended Inductors | Part Number | L (µH) | DCR Max (mΩ) | Saturation Current / Heat Rating Current (A) | Size Max<br>(L × W × H mm) | Vendor | |------------------|--------|--------------|----------------------------------------------|-----------------------------|--------| | CDMC8D28NP-1R2MC | 1.2 | 7.0 | 12.2 / 12.9 | 9.5 x 8.7 x 3.0 | Sumida | | 744311150 | 1.5 | 7.2 | 14.0 / 11.0 | 7.3 x 7.2 x 4.0 | Wurth | | PIMB104T-2R2MS | 2.2 | 7.0 | 18 / 12 | 11.2 × 10.3 × 4.0 | Cyntec | | PIMB103T-2R2MS | 2.2 | 9.0 | 16 / 13 | 11.2 × 10.3 × 3.0 | Cyntec | | PIMB065T-2R2MS | 2.2 | 12.5 | 12 / 10.5 | $7.4 \times 6.8 \times 5.0$ | Cyntec | #### 9.2.2.5 Input Capacitor Selection For good input voltage filtering, TI recommends low-ESR ceramic capacitors. The VIN pin is the power supply for the TPS61088. A 0.1- $\mu$ F ceramic bypass capacitor is recommended as close as possible to the VIN pin of the TPS61088. The VCC pin is the output of the internal LDO. A ceramic capacitor of more than 1.0 $\mu$ F is required at the VCC pin to get a stable operation of the LDO. For the power stage, because of the inductor current ripple, the input voltage changes if there is parasite inductance and resistance between the power supply and the inductor. It is recommended to have enough input capacitance to make the input voltage ripple less than 100mV. Generally, 10-µF input capacitance is sufficient for most applications. 注 DC bias effect: High-capacitance ceramic capacitors have a DC bias effect, which has a strong influence on the final effective capacitance. Therefore, the right capacitor value must be chosen carefully. The differences between the rated capacitor value and the effective capacitance result from package size and voltage rating in combination with material. A 10-V rated 0805 capacitor with 10 $\mu$ F can have an effective capacitance of less 5 $\mu$ F at an output voltage of 5 V. #### 9.2.2.6 Output Capacitor Selection For small output voltage ripple, TI recommends a low-ESR output capacitor like a ceramic capacitor. Typically, three 22- $\mu$ F ceramic output capacitors work for most applications. Higher capacitor values can be used to improve the load transient response. Take care when evaluating a capacitor's derating under DC bias. The bias can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. From the required output voltage ripple, use the following equations to calculate the minimum required effective capacitance $C_{OUT}$ : $$V_{ripple\_dis} = \frac{(V_{OUT} - V_{IN\_MIN}) \times I_{OUT}}{V_{OUT} \times f_{SW} \times C_{OUT}}$$ $$V_{ripple\_ESR} = I_{Lpeak} \times R_{C\_ESR}$$ (11) #### where - V<sub>ripole dis</sub> is output voltage ripple caused by charging and discharging of the output capacitor. - V<sub>ripple ESR</sub> is output voltage ripple caused by ESR of the output capacitor. - V<sub>IN MIN</sub> is the minimum input voltage of boost converter. - V<sub>OUT</sub> is the output voltage. - I<sub>OUT</sub> is the output current. - I<sub>Lpeak</sub> is the peak current of the inductor. - $f_{\text{SW}}$ is the converter switching frequency. - R<sub>C\_ESR</sub> is the ESR of the output capacitors. ## 9.2.2.7 Loop Stability The TPS61088 requires external compensation, which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external compensation network comprised of resister R5, ceramic capacitors C5 and C8 is connected to the COMP pin. (12) The power stage small signal loop response of constant off time (COT) with peak current control can be modeled by 公式 13. $$G_{PS}(S) = \frac{R_{O} \times (1 - D)}{2 \times R_{sense}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{ESRZ}}\right) \left(1 - \frac{S}{2 \times \pi \times f_{RHPZ}}\right)}{1 + \frac{S}{2 \times \pi \times f_{P}}}$$ where - · D is the switching duty cycle. - R<sub>O</sub> is the output load resistance. • $$R_{sense}$$ is the equivalent internal current sense resistor, which is 0.08 $\Omega$ . (13) $$f_{\mathsf{P}} = \frac{2}{2\pi \times \mathsf{R}_{\mathsf{O}} \times \mathsf{C}_{\mathsf{O}}}$$ where • C<sub>O</sub> is output capacitor. (14) $$f_{\mathsf{ESRZ}} = \frac{1}{2\pi \times \mathsf{R}_{\mathsf{ESR}} \times \mathsf{C}_{\mathsf{O}}}$$ where R<sub>ESR</sub> is the equivalent series resistance of the output capacitor. (15) $$f_{\text{RHPZ}} = \frac{R_{\text{O}} \times (1 - D)^2}{2\pi \times L} \tag{16}$$ The COMP pin is the output of the internal transconductance amplifier. 公式 17 shows the small signal transfer function of compensation network. $$Gc(S) = \frac{G_{EA} \times R_{EA} \times V_{REF}}{V_{OUT}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{COMZ}}\right)}{\left(1 + \frac{S}{2 \times \pi \times f_{COMP1}}\right)\left(1 + \frac{S}{2 \times \pi \times f_{COMP2}}\right)}$$ where - G<sub>EA</sub> is the amplifier's transconductance - R<sub>EA</sub> is the amplifier's output resistance - V<sub>REF</sub> is the refernce voltage at the FB pin - V<sub>OUT</sub> is the output voltage - $f_{\text{COMP1}}, f_{\text{COMP2}}$ are the poles' frequency of the compensation network. - f<sub>COMZ</sub> is the zero's frequency of the compensation network. The next step is to choose the loop crossover frequency, $f_{\rm C}$ . The higher in frequency that the loop gain stays above zero before crossing over, the faster the loop response is. It is generally accepted that the loop gain cross over no higher than the lower of either 1/10 of the switching frequency, $f_{\rm SW}$ , or 1/5 of the RHPZ frequency, $f_{\rm RHPZ}$ . Then set the value of R5, C5, and C8 (in ₹ 11) by following these equations. $$R5 = \frac{2\pi \times V_{OUT} \times R_{sense} \times f_{C} \times C_{O}}{(1 - D) \times V_{RFF} \times G_{FA}}$$ where • $f_{\mathbb{C}}$ is the selected crossover frequency. (18) The value of C5 can be set by 公式 19. $$C5 = \frac{R_O \times C_O}{2R5} \tag{19}$$ (17) The value of C8 can be set by 公式 20. $$C8 = \frac{R_{ESR} \times C_O}{R5}$$ (20) If the calculated value of C8 is less than 10 pF, it can be left open. Designing the loop for greater than 45° of phase margin and greater than 10-dB gain margin eliminates output votlage ringing during the line and load transient. #### 9.2.3 Application Curves ## 10 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.7 V to 12 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A typical choice is an electrolytic or tantalum capacitor with a value of $47 \, \mu F$ . ### 11 Layout ## 11.1 Layout Guidelines As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability and noise problems. To maximize efficiency, switch rise and fall times are very fast. To prevent radiation of high-frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor needs to be close to the VIN pin and GND pin in order to reduce the I<sub>input</sub> supply ripple. The layout should also be done with well consideration of the thermal as this is a high power density device. A thermal pad that improves the thermal capabilities of the package should be soldered to the large ground plate, using thermal vias underneath the thermal pad. #### 11.2 Layout Example The bottom layer is a large ground plane connected to the PGND plane and AGND plane on top layer by vias. 图 19. Bottom Layer #### 11.3 Thermal Considerations The maximum IC junction temperature should be restricted to 125°C under normal operating conditions. Calculate the maximum allowable dissipation, $P_{D(max)}$ , and keep the actual power dissipation less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using $\Delta \vec{x}$ 21. $$P_{D(max)} = \frac{125 - T_A}{R_{\theta JA}}$$ where - T<sub>A</sub> is the maximum ambient temperature for the application. - R<sub>BJA</sub> is the junction-to-ambient thermal resistance given in the Thermal Information table. (21) The TPS61088 comes in a thermally-enhanced VQFN package. This package includes a thermal pad that improves the thermal capabilities of the package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout, and thermal pad connection. Using thick PCB copper and soldering the thermal pad to a large ground plate enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability. #### 12 器件和文档支持 ## 12.1 器件支持 #### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 #### 12.2 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 商标 E2E is a trademark of Texas Instruments. 蓝牙 is a trademark of Bluetooth SIG. All other trademarks are the property of their respective owners. #### 12.4 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ### 12.5 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 #### 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司 ## PACKAGE OPTION ADDENDUM 13-Jul-2017 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|---------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS61088RHLR | ACTIVE | VQFN | RHL | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU Call TI | Level-2-260C-1 YEAR | -40 to 85 | S61088A | Samples | | TPS61088RHLT | ACTIVE | VQFN | RHL | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | S61088A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 13-Jul-2017 **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Jun-2015 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS61088RHLR | VQFN | RHL | 20 | 3000 | 330.0 | 12.4 | 3.71 | 4.71 | 1.1 | 8.0 | 12.0 | Q1 | | TPS61088RHLT | VQFN | RHL | 20 | 250 | 180.0 | 12.4 | 3.71 | 4.71 | 1.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Jun-2015 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS61088RHLR | VQFN | RHL | 20 | 3000 | 367.0 | 367.0 | 35.0 | | TPS61088RHLT | VQFN | RHL | 20 | 250 | 210.0 | 185.0 | 35.0 | # RHL (R-PVQFN-N20) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. ## RHL (S-PVQFN-N20) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206363-3/N 07/14 NOTE: All linear dimensions are in millimeters #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司