

SLLSEA6D - DECEMBER 2011 - REVISED AUGUST 2012

## LOW-POWER CAN TRANSCEIVER WITH BUS WAKE-UP

Check for Samples: SN65HVD1040-HT

## FEATURES

- Improved Drop-in Replacement for the TJA1040
- ±12 kV ESD Protection
- Low-Current Standby Mode with Bus Wake-up: 5 μA Typical
- Bus-Fault Protection of -27 V to 40 V
- Rugged Split-Pin Bus Stability
- Dominant Time-Out Function
- Thermal Shutdown Removed
- Power-Up/Down Glitch-Free Bus Inputs and Outputs
  - High Input Impedance with Low V<sub>CC</sub>
  - Monotonic Outputs During Power Cycling
- DeviceNet Vendor ID # 806

## **APPLICATIONS**

- Down-Hole Drilling
- High Temperature Environments
- Vibration/Modal Analysis
- Multi-Channel Data Acquisition
- Acoustics/Dynamic Strain Gauges
- Pressure Sensors

## SUPPORTS EXTREME TEMPERATURE APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Extreme (-55°C/210°C) Temperature Range <sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- Texas Instruments high temperature products utilize highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures. All devices are characterized and qualified for 1000 hours continuous operating life at maximum rated temperature.
- (1) Custom temperature ranges available

## DESCRIPTION

The SN65HVD1040 meets or exceeds the specifications of the ISO 11898 standard for use in applications employing a Controller Area Network (CAN). As CAN transceivers, these devices provide differential transmit and receive capability for a CAN controller at signaling rates of up to 1 megabit per second (Mbps). <sup>(2)</sup>

Designed for operation in especially harsh environments, the device features  $\pm 12$  kV ESD protection on the bus and split pins, cross-wire, overvoltage and loss of ground protection from -27 to 40 V, a -12 V to 12 V common-mode range, and will withstand voltage transients from -200 V to 200 V according to ISO 7637.

The STB input (pin 8) selects between two different modes of operation; high-speed or low-power mode. The high-speed mode of operation is selected by connecting STB to ground.

If a high logic level is applied to the STB pin of the SN65HVD1040, the device enters a low-power bus-monitor standby mode. While the SN65HVD1040 is in the low-power bus-monitor standby mode, a dominant bit greater than 5 µs on the bus is passed by the bus-monitor circuit to the receiver output. The local protocol controller may then reactivate the device when it needs to transmit to the bus.

A dominant-time-out circuit in the SN65HVD1040 prevents the driver from blocking network communication during a hardware or software failure. The time-out circuit is triggered by a falling edge on TXD (pin 1). If no rising edge is seen before the time-out constant of the circuit expires, the driver is disabled. The circuit is then reset by the next rising edge on TXD.

 <sup>(2)</sup> The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).
 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

www.ti.com

The SPLIT output (pin 5) is available on the SN65HVD1040 as a  $V_{\rm CC}/2$  common-mode bus voltage bias for a split-termination network.

The SN65HVD1040 is characterized for operation from -55°C to 210°C.



Copyright © 2011–2012, Texas Instruments Incorporated

#### TEXAS INSTRUMENTS

SLLSEA6D - DECEMBER 2011 - REVISED AUGUST 2012

www.ti.com

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with

appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## Table 1. ORDERING INFORMATION<sup>(1)</sup>

| TJ             | PACKAGE        | ORDERABLE PART NUMBER | TOP-SIDE MARKING                                                    |
|----------------|----------------|-----------------------|---------------------------------------------------------------------|
| 55°C to 210°C  | KGD (bare die) | SN65HVD1040SKGD3      | NA                                                                  |
| –55°C to 210°C | HKQ            | SN65HVD1040SHKQ       | 5HVD1040SKGD3         NA           5HVD1040SHKQ         HVD1040SHKQ |
| –55°C to 175°C | D              | SN65HVD1040HD         | H1040                                                               |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

### **BARE DIE INFORMATION**

| DIE<br>THICKNESS | BACKSIDE FINISH        | BACKSIDE<br>POTENTIAL | BOND PAD<br>METALLIZATION COMPOSITION | BOND PAD THICKNESS |
|------------------|------------------------|-----------------------|---------------------------------------|--------------------|
| 15 mils.         | Silicon with backgrind | Floating              | CuNiPd                                | 15 microns         |



#### Table 2. BOND PAD COORDINATES (µm)

| DESCRIPTION | PAD NUMBER | X MIN   | Y MIN  | X MAX   | Y MAX  | PAD SIZE X | PAD SIZE Y |
|-------------|------------|---------|--------|---------|--------|------------|------------|
| TXD         | 1          | 53.64   | 162    | 137.7   | 246.06 | 84.06      | 84.06      |
| GND         | 2          | 804.06  | 50.85  | 888.12  | 134.91 | 84.06      | 84.06      |
| GND         | 3          | 920.07  | 50.85  | 1004.13 | 134.91 | 84.06      | 84.06      |
| Vcc         | 4          | 1320.21 | 54.18  | 1404.27 | 138.24 | 84.06      | 84.06      |
| Vcc         | 5          | 1431.09 | 54.18  | 1515.15 | 138.24 | 84.06      | 84.06      |
| RXD         | 6          | 2148.75 | 164.34 | 2232.81 | 248.4  | 84.06      | 84.06      |
| SPLIT       | 7          | 2147.4  | 707.49 | 2231.46 | 791.55 | 84.06      | 84.06      |
| CANL        | 8          | 771.93  | 907.38 | 855.99  | 991.44 | 84.06      | 84.06      |
| CANH        | 9          | 527.31  | 907.38 | 611.37  | 991.44 | 84.06      | 84.06      |
| STB         | 10         | 62.28   | 806.13 | 146.34  | 890.19 | 84.06      | 84.06      |

Copyright © 2011–2012, Texas Instruments Incorporated



www.ti.com

### **ABSOLUTE MAXIMUM RATINGS**<sup>(1)</sup>

|                     |                                    |                                            |                      | VALUE           |
|---------------------|------------------------------------|--------------------------------------------|----------------------|-----------------|
| V <sub>CC</sub>     | Supply voltage <sup>(2)</sup>      |                                            |                      | –0.3 V to 7 V   |
| V <sub>I(bus)</sub> | Voltage range at any bu            | s terminal (CANH, CANL, SPLI               | Т)                   | –27 V to 40 V   |
| I <sub>O(OUT)</sub> | Receiver output current            |                                            |                      | -20 mA to 20 mA |
|                     | Voltage input, transient           | oulse <sup>(3)</sup> , (CANH, CANL, SPLIT) |                      | -200 V to 200 V |
|                     | IEC Contact Discharge              | (IEC 61000-4-2)                            | Bus terminals vs GND | ±6 kV           |
|                     |                                    | JEDEC Standard 22,                         | Bus terminals vs GND | ±12 kV          |
| ESD                 | Human body model                   | Test Method A114-C.01                      | All pins             | ±4 kV           |
| LOD                 | Field-Induced-Charged Device Model | JEDEC Standard 22,<br>Test Method C101     | All pins             | ±1 kV           |
|                     | Machine model                      | ANSI/ESDS5.2-1996                          |                      | ±200 V          |
| IEC                 |                                    | •                                          | Bus terminals vs GND | ±6 kV           |
| VI                  | Voltage input range (TX            | D, STB)                                    |                      | –0.5 V to 6 V   |
| TJ                  | Junction temperature               |                                            |                      | –55°C to 210°C  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with ISO 7637, test pulses 1, 2, 3a, 3b, 5, 6 & 7.

## THERMAL CHARACTERISTICS FOR HKQ PACKAGE

over operating free-air temperature range (unless otherwise noted)

|    | PARAME                              | TER                                     | MIN | TYP | MAX  | UNIT  |
|----|-------------------------------------|-----------------------------------------|-----|-----|------|-------|
|    | Junction-to-case thermal resistance | to ceramic side of case                 |     |     | 5.7  | °C/W  |
| OC | Sunction-to-case thermal resistance | to top of case lid (metal side of case) |     |     | 13.7 | C/ VV |

## THERMAL INFORMATION FOR D PACKAGE

|                    |                                                             | SN65HVD1040 |       |
|--------------------|-------------------------------------------------------------|-------------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | D           | UNITS |
|                    |                                                             | 8 PINS      |       |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 91.9        |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 39.9        |       |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 40.6        | 0000  |
| Ψ <sub>JT</sub>    | Junction-to-top characterization parameter <sup>(5)</sup>   | 3.9         | °C/W  |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 39.6        |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A         |       |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



SLLSEA6D – DECEMBER 2011 – REVISED AUGUST 2012

## **RECOMMENDED OPERATING CONDITIONS**

|                                      |                                          |                      | T <sub>J</sub> = -5 | 5°C to 12 | 25°C | T <sub>J</sub> = -5 | 5°C to 17 | 5°C  | T <sub>J</sub> = - | 55°C to 21 | 0°C  | UNIT |
|--------------------------------------|------------------------------------------|----------------------|---------------------|-----------|------|---------------------|-----------|------|--------------------|------------|------|------|
|                                      |                                          |                      | MIN                 | NOM       | MAX  | MIN                 | NOM       | MAX  | MIN                | NOM        | MAX  | UNIT |
| $V_{CC}$                             | Supply voltage                           |                      | 4.75                |           | 5.25 | 4.75                |           | 5.25 | 4.75               |            | 5.25 | V    |
| V <sub>I</sub> or<br>V <sub>IC</sub> | Voltage at any bus or common mode)       | terminal (separately | -12 <sup>(1)</sup>  |           | 12   | -12 <sup>(1)</sup>  |           | 12   | -12 <sup>(1)</sup> |            | 12   | V    |
| V <sub>IH</sub>                      | High-level input<br>voltage              | – TXD, STB           | 2                   |           | 5.25 | 2                   |           | 5.25 | 2                  |            | 5.25 | V    |
| VIL                                  | Low-level input voltage                  | 170, 516             | 0                   |           | 0.8  | 0                   |           | 0.8  | 0                  |            | 0.8  | V    |
| VID                                  | Differential input vo                    | oltage               | -6                  |           | 6    | -6                  |           | 6    | -6                 |            | 6    | V    |
|                                      | High-level output                        | Driver               | -70                 |           |      | -70                 |           |      | -70                |            |      |      |
| I <sub>OH</sub>                      | current                                  | Receiver             | -2                  |           |      | -2                  |           |      | -2                 |            |      | mA   |
|                                      | Low-level output                         | Driver               |                     |           | 70   |                     |           | 70   |                    |            | 70   |      |
| I <sub>OL</sub>                      | current                                  | Receiver             |                     |           | 2    |                     |           | 2    |                    |            | 2    | mA   |
| t <sub>SS</sub>                      | Maximum pulse width to remain in standby |                      |                     |           | 0.7  |                     |           | 0.7  |                    |            | 0.7  | μs   |
| TJ                                   | Junction temperatu                       | ire                  | -55                 |           | 125  | -55                 |           | 175  | -55                |            | 210  | °C   |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

## SUPPLY CURRRENT

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMET               | сD            | TEST CONDITIONS $T_J = -55^{\circ}C$ to $125^{\circ}C$ $T_J = -55^{\circ}C$ to $175^{\circ}C$ |     |     |     | 75°C | T <sub>J</sub> = -5 | 10°C | UNIT |     |     |      |
|-----------------|-----------------------|---------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|------|---------------------|------|------|-----|-----|------|
|                 |                       |               | TEST CONDITIONS                                                                               | MIN | TYP | MAX | MIN  | TYP                 | MAX  | MIN  | TYP | MAX | UNIT |
|                 |                       | Domina<br>nt  | $V_I = 0 V, 60 \Omega$ Load,<br>STB at 0 V                                                    |     | 50  | 70  |      | 50                  | 70   |      | 50  | 70  |      |
| I <sub>CC</sub> |                       | Recessi<br>ve | $V_I = V_{CC}$ , STB at 0 V                                                                   |     | 6   | 10  |      | 6                   | 10   |      | 6   | 10  | mA   |
|                 | V <sub>CC</sub> Stand |               | STB at VCC, VI =<br>VCC                                                                       |     | 5   | 12  |      | 5                   | 20   |      | 5   | 50  | μA   |

## **DEVICE SWITCHING CHARACTERISTICS**

over recommended operating conditiions (unless otherwise noted)

|                        | PARAMETER                                                                            | TEST CONDITIONS              | T <sub>J</sub> = -{ | 55°C to 1 | 25°C | T <sub>J</sub> = -5 | 5°C to 17 | ′5°C | T <sub>J</sub> = -55°C to 210°C |     |     | UNIT |
|------------------------|--------------------------------------------------------------------------------------|------------------------------|---------------------|-----------|------|---------------------|-----------|------|---------------------------------|-----|-----|------|
|                        | PARAMETER                                                                            |                              | MIN                 | TYP       | MAX  | MIN                 | TYP       | MAX  | MIN                             | TYP | MAX | UNIT |
| t <sub>loop</sub><br>1 | Total loop delay,<br>driver input to<br>receiver output,<br>Recessive to<br>Dominant | STB at 0 V,<br>See Figure 10 | 90                  |           | 230  | 90                  |           | 325  | 90                              |     | 450 |      |
| t <sub>loop</sub><br>2 | Total loop delay,<br>driver input to<br>receiver output,<br>Dominant to<br>Recessive |                              | 90                  |           | 230  | 90                  |           | 325  | 90                              |     | 450 | ns   |

TEXAS INSTRUMENTS

www.ti.com

## DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditiions (unless otherwise noted)

|                      | ARAMETE                                                                                             | R                | TEST CONDITIONS                                                                                        | T <sub>J</sub> = -5 | 5°C to 12          | 5°C                     | T <sub>J</sub> = -5 | 5°C to 17          | ′5°C                    | T <sub>J</sub> =        | -55°C to 2         | 10°C                | UNIT |
|----------------------|-----------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------|---------------------|--------------------|-------------------------|---------------------|--------------------|-------------------------|-------------------------|--------------------|---------------------|------|
| P                    |                                                                                                     | n                |                                                                                                        | MIN                 | TYP <sup>(1)</sup> | MAX                     | MIN                 | TYP <sup>(1)</sup> | MAX                     | MIN                     | TYP <sup>(1)</sup> | MAX                 | UNIT |
| V <sub>O(D)</sub>    | Bus<br>output<br>voltage<br>(Domina                                                                 | CAN<br>H<br>CANL | $V_1 = 0 V$ , STB at 0 V, $R_L = 60 \Omega$ , See Figure 2 and Figure 3                                | 2.9                 | 3.4                | 4.5                     | 2.9<br>0.8          | 3.4                | 4.6                     | 2.9                     | 3.4                | 4.6                 | V    |
|                      | nt)<br>Bus outpu                                                                                    |                  | $V_1 = 3 V$ , STB at 0 V, See                                                                          | 0.8                 |                    | 1.75                    | 0.8                 |                    | 1.75                    | 0.8                     |                    | 1.75                |      |
| V <sub>O(R)</sub>    | voltage<br>(Recessive                                                                               | ,                | Figure 2 and Figure 3                                                                                  | 2                   | 2.5                | 3                       | 2                   | 2.5                | 3                       | 2                       | 2.5                | 3                   | V    |
| Vo                   | Bus output<br>voltage (S                                                                            |                  | $R_L = 60 \Omega$ , STB at $V_{CC}$ ,<br>See Figure 2 and Figure 3                                     | -0.1                |                    | 0.1                     | -0.125              |                    | 0.125                   | -0.15                   |                    | 0.15                | V    |
| V <sub>OD(D)</sub>   | Differentia<br>voltage                                                                              | l output         | $V_I = 0 V, R_L = 60 \Omega, STB$<br>at 0 V, See Figure 2 and<br>Figure 3, and Figure 4                | 1.5                 |                    | 3                       | 1.5                 |                    | 3                       | 1.5                     |                    | 3                   | v    |
| • OD(D)              | (Dominant                                                                                           | :)               | $V_I = 0 V, R_L = 45 \Omega, STB$<br>at 0 V, See Figure 2 and<br>Figure 3                              | 1.4                 |                    | 3                       | 1.4                 |                    | 3                       | 1.4                     |                    | 3                   |      |
| V <sub>SYM</sub>     | Output symmetry<br>(Dominant or<br>Recessive)<br>[ V <sub>O(CANH)</sub> +<br>V <sub>O(CANL)</sub> ] |                  | STB at 0 V, See Figure 3<br>and Figure 14                                                              | 0.9×V <sub>CC</sub> | V <sub>cc</sub>    | 1.1×V <sub>C</sub><br>c | 0.9×V <sub>CC</sub> | V <sub>CC</sub>    | 1.1×V <sub>C</sub><br>c | 0.9×V <sub>C</sub><br>c | V <sub>CC</sub>    | 1.2×V <sub>CC</sub> | v    |
| V <sub>OD(R)</sub>   | Differential output<br>voltage<br>(Recessive)                                                       |                  | $V_I = 3 V, R_L = 60 \Omega, STB$<br>at 0 V, See Figure 2 and<br>Figure 3                              | -0.012              |                    | 0.012                   | -0.014              |                    | 0.017                   | -0.015                  |                    | 0.02                | v    |
| 00(11)               |                                                                                                     |                  | V <sub>I</sub> = 3 V, STB at 0 V, No<br>Load                                                           | -0.5                |                    | 0.05                    | -0.5                |                    | 0.225                   | -0.75                   |                    | 0.8                 |      |
| V <sub>OC(D)</sub>   | Common-mode<br>output voltage<br>(Dominant)                                                         |                  | STB at 0 V, See Figure 9                                                                               | 2                   | 2.3                | 3                       | 2                   | 2.3                | 3                       | 2                       | 2.3                | 3.1                 | v    |
| V <sub>OC(pp</sub> ) | Peak-to-pe<br>common-n<br>output volt                                                               | node             | STD at 0 V, See Figure 9                                                                               |                     | 0.3                |                         |                     | 0.3                |                         |                         | 0.3                |                     | v    |
| I <sub>IH</sub>      | High-level<br>current, TX<br>input                                                                  |                  | $V_{I}$ at $V_{CC}$                                                                                    | -2                  |                    | 2                       | -3                  |                    | 3                       | -3                      |                    | 3                   | μA   |
| I <sub>IL</sub>      | Low-level<br>current, TX<br>input                                                                   |                  | V <sub>I</sub> at 0 V                                                                                  | -50                 |                    | -10                     | -50                 |                    | -10                     | -50                     |                    | -10                 | μA   |
| I <sub>O(off)</sub>  | Power-off<br>Leakage c                                                                              |                  | V <sub>CC</sub> at 0 V, TXD at 5 V                                                                     |                     |                    | 1                       |                     |                    | 180                     |                         |                    | 600                 | μA   |
|                      |                                                                                                     |                  | V <sub>CANH</sub> = -12 V, CANL<br>Open, See Figure 13                                                 | -120                | -72                |                         | -120                | -72                |                         | -130                    | -72                |                     |      |
| I <sub>OS(ss)</sub>  | Short-circu<br>steady-sta                                                                           |                  | V <sub>CANH</sub> = 12 V, CANL Open,<br>See Figure 13                                                  |                     | 0.36               | 1                       |                     | 0.36               | 1                       |                         | 0.36               | 1.1                 | mA   |
| 00(88)               | output cur                                                                                          |                  | V <sub>CANL</sub> = -12 V, CANH<br>Open, See Figure 13                                                 | -1                  | -0.5               |                         | -1                  | -0.5               |                         | -1.1                    | -0.5               |                     |      |
|                      |                                                                                                     |                  | V <sub>CANL</sub> = 12 V, CANH<br>Open, See Figure 13                                                  |                     | 71                 | 120                     |                     | 71                 | 120                     |                         | 71                 | 130                 |      |
| Co                   | Output<br>capacitanc                                                                                | ce               | See Input capacitance to<br>ground in <i>RECEIVER</i><br><i>ELECTRICAL</i><br><i>CHARACTERISTICS</i> . |                     |                    |                         |                     |                    |                         |                         |                    |                     |      |

(1) All typical values are at 25°C with a 5-V supply.

6



#### SLLSEA6D – DECEMBER 2011 – REVISED AUGUST 2012

## DRIVER SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                            | TEST CONDITIONS          | T <sub>J</sub> = -5 | 5°C to 12 | 25°C | T <sub>J</sub> = -5 | 5°C to 1 | 75°C | T <sub>J</sub> = -5 | 5°C to | 210°C |      |
|--------------------|------------------------------------------------------|--------------------------|---------------------|-----------|------|---------------------|----------|------|---------------------|--------|-------|------|
|                    | PARAMETER                                            | TEST CONDITIONS          | MIN                 | TYP       | MAX  | MIN                 | TYP      | MAX  | MIN                 | TYP    | MAX   | UNIT |
| t <sub>PLH</sub>   | Propagation delay time, low-<br>to-high-level output |                          | 25                  | 65        | 120  | 25                  | 65       | 175  | 25                  | 65     | 250   |      |
| t <sub>PHL</sub>   | Propagation delay time,<br>high-to-low-level output  |                          | 25                  | 45        | 120  | 25                  | 45       | 175  | 25                  | 45     | 250   |      |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )  | STB at 0 V, See Figure 5 |                     |           | 25   |                     | 25       |      |                     |        | 25    | ns   |
| t <sub>r</sub>     | Differential output signal rise time                 |                          |                     | 25        |      |                     | 25       |      |                     | 25     |       |      |
| t <sub>f</sub>     | Differential output signal fall time                 |                          |                     | 50        |      |                     | 50       |      |                     | 50     |       |      |
| t <sub>en</sub>    | Enable time from silent mode to dominant             | See Figure 8             |                     |           | 11   |                     |          | 14.5 |                     |        | 18    | μs   |
| t <sub>dom</sub>   | Dominant time-out                                    | See Figure 11            | 300                 | 450       | 700  | 300                 | 450      | 700  | 300                 | 450    | 700   | μs   |

www.ti.com

STRUMENTS

XAS

## **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     |                                                                 |                                                             | TEAT CONDITIONS                                         | T <sub>J</sub> = -5 | 5°C to 1 | 25°C | T <sub>J</sub> = -{ | 55°C to | 175°C | T <sub>J</sub> = -55°C to 210°C |     |      |      |
|---------------------|-----------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------|---------------------|----------|------|---------------------|---------|-------|---------------------------------|-----|------|------|
|                     | PARAME                                                          | IER                                                         | TEST CONDITIONS                                         | MIN                 | TYP      | MAX  | MIN                 | TYP     | MAX   | MIN                             | TYP | MAX  | UNIT |
| V <sub>IT+</sub>    | Positive-<br>going input<br>threshold<br>voltage                |                                                             |                                                         |                     | 800      | 900  |                     | 800     | 900   |                                 | 800 | 900  |      |
| V <sub>IT-</sub>    | Negative-<br>going input<br>threshold<br>voltage                | High-speed<br>mode                                          | STB at 0 V, See Table 3                                 | 500                 | 650      |      | 500                 | 650     |       | 500                             | 650 |      | mV   |
| V <sub>hys</sub>    | Hysteresis<br>voltage<br>(V <sub>IT+</sub> – V <sub>IT–</sub> ) |                                                             | STB at V <sub>CC</sub>                                  | 100                 | 125      |      | 70                  | 125     |       | 70                              | 125 |      |      |
| V <sub>IT</sub>     | Input<br>threshold<br>voltage                                   | Standby<br>mode                                             | STB at $V_{CC}$                                         | 500                 |          | 1150 | 500                 |         | 1300  | 400                             |     | 1350 |      |
| V <sub>OH</sub>     | High-level ou                                                   | tput voltage                                                | $I_0 = -2$ mA, See Figure 7                             | 4                   | 4.6      |      | 4                   | 4.6     |       | 4                               | 4.6 |      | V    |
| V <sub>OL</sub>     | Low-level out                                                   | put voltage                                                 | $I_{O} = 2$ mA, See Figure 7                            |                     | 0.2      | 0.4  |                     | 0.2     | 0.5   |                                 | 0.2 | 0.55 | V    |
| I <sub>I(off)</sub> | Power-off bus                                                   | s input current                                             | CANH or CANL = 5 V, $V_{CC}$ at 0 V, TXD at 0 V         |                     |          | 5    |                     |         | 15    |                                 |     | 30   | μA   |
| I <sub>O(off)</sub> | Power-off RX<br>current                                         | D leakage                                                   | V <sub>CC</sub> at 0 V, RXD at 5 V                      |                     |          | 20   |                     |         | 30    |                                 |     | 30   | μA   |
| CI                  | Input capacita<br>(CANH or CA                                   | ance to ground,<br>NL)                                      | TXD at 3 V, V <sub>I</sub> = 0.4 sin (4E6πt)<br>+ 2.5 V |                     | 20       |      |                     | 20      |       |                                 | 20  |      | pF   |
| CID                 | Differential in                                                 | put capacitance                                             | TXD at 3 V, V <sub>I</sub> = 0.4 sin (4E6πt)            |                     | 10       |      |                     | 10      |       |                                 | 10  |      | pF   |
| R <sub>ID</sub>     | Differential in                                                 | put resistance                                              | TXD at 3 V, STD at 0 V                                  | 30                  |          | 80   | 30                  |         | 80    | 30                              |     | 80   |      |
| R <sub>IN</sub>     | Input resistar<br>CANL)                                         | ice, (CANH or                                               | TXD at 3 V, STD at 0 V                                  | 15                  | 30       | 40   | 15                  | 30      | 40    | 15                              | 30  | 40   | kΩ   |
| R <sub>I(m)</sub>   | Input resistar<br>[1 – (R <sub>IN (CANI</sub><br>100%           | ice matching<br><sub>H)</sub> / R <sub>IN (CANL)</sub> )] x | V <sub>CANH</sub> = V <sub>CANL</sub>                   | -3%                 | 0%       | 3%   | -5%                 | 0%      | 5%    | -12%                            | 0%  | 12%  |      |

## **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditiions (unless otherwise noted)

| PARAMETER        |                                                                       |                                         | T <sub>J</sub> = -55°C to 125°C |     |     | T <sub>J</sub> = -55°C to 175°C |     |     | T <sub>J</sub> = -55°C to 210°C |     |      | UNIT |
|------------------|-----------------------------------------------------------------------|-----------------------------------------|---------------------------------|-----|-----|---------------------------------|-----|-----|---------------------------------|-----|------|------|
|                  |                                                                       | TEST CONDITIONS                         | MIN                             | TYP | MAX | MIN                             | TYP | MAX | MIN                             | TYP | MAX  | UNIT |
| t <sub>pLH</sub> | Propagation delay time, low-<br>to-high-level output                  |                                         | 60                              | 100 | 130 | 60                              | 100 | 200 | 60                              | 100 | 200  |      |
| t <sub>pHL</sub> | Propagation delay time, high-<br>to-low-level output                  | STB at 0 V, TXD at 3 V, See<br>Figure 7 | 45                              | 70  | 130 | 45                              | 70  | 200 | 45                              | 70  | 200  | ) ns |
| t <sub>r</sub>   | Output signal rise time                                               |                                         |                                 | 8   |     |                                 | 8   |     |                                 | 8   |      |      |
| t <sub>f</sub>   | Output signal fall time                                               |                                         |                                 | 8   |     |                                 | 8   |     |                                 | 8   |      |      |
| t <sub>BUS</sub> | Dominant time required on bus for wake-up from standby <sup>(1)</sup> | STB at V <sub>CC</sub> Figure 12        | 0.7                             |     | 5   | 1.0                             |     | 5.1 | 1.45                            |     | 5.25 | μs   |

(1) The device under test shall not signal a wake-up condition with dominant pulses shorter than t<sub>BUS</sub> (min) and shall signal a wake-up condition with dominant pulses longer than t<sub>BUS</sub> (max). Dominant pulses with a length between t<sub>BUS</sub> (min) and t<sub>BUS</sub> (max) may lead to a wake-up.

## SPLIT-PIN CHARACTERISTICS

over recommended operating conditiions (unless otherwise noted)

| PARAMETER               | DADAMETED                    | TEST                                            | T <sub>J</sub> = -55°C to 125°C |                     | T <sub>J</sub> = -55°C to 175°C |                      |                     | T <sub>J</sub> = -  | UNIT                     |                         |                     |    |
|-------------------------|------------------------------|-------------------------------------------------|---------------------------------|---------------------|---------------------------------|----------------------|---------------------|---------------------|--------------------------|-------------------------|---------------------|----|
|                         | CONDITIONS                   | MIN                                             | TYP                             | МАХ                 | MIN                             | TYP                  | MAX                 | MIN                 | TYP                      | MAX                     |                     |    |
| Vo                      | Output voltage               | –500 μA < I <sub>O</sub> <<br>500 μA            | 0.3×V <sub>CC</sub>             | $0.5 \times V_{CC}$ | $0.7 \times V_{CC}$             | 0.28×V <sub>CC</sub> | $0.5 \times V_{CC}$ | $0.7 \times V_{CC}$ | 0.28×V <sub>C</sub><br>c | 0.5×V <sub>C</sub><br>c | 0.7×V <sub>CC</sub> | V  |
| I <sub>O(st</sub><br>b) | Standby mode leakage current | STB at 2 V,<br>−12 V ≤ V <sub>O</sub> ≤ 12<br>V | -5                              |                     | 5                               | -7                   |                     | 7                   | -15                      |                         | 15                  | μA |



#### SLLSEA6D - DECEMBER 2011 - REVISED AUGUST 2012

#### **STB-PIN CHARACTERISTICS**

over recommended operating conditiions (unless otherwise noted)

| PARAMET         | DADAMETER                | TEST       | T <sub>J</sub> = - | 55°C to 12 | 5°C | T <sub>J</sub> = - | -55°C to 175° | С   | T <sub>J</sub> = -5 | 5°C to 21 | 0°C | UNIT |
|-----------------|--------------------------|------------|--------------------|------------|-----|--------------------|---------------|-----|---------------------|-----------|-----|------|
|                 | FARAMETER                | CONDITIONS | MIN                | TYP        | MAX | MIN                | TYP           | MAX | MIN                 | TYP       | MAX | UNIT |
| I <sub>IH</sub> | High level input current | STB at 2 V | -10                |            | 0   | -10                |               | 0   | -10                 |           | 0   | μA   |
| I               | Low level input current  | STB at 0 V | -10                |            | 0   | -10                |               | 0   | -10                 |           | 0   | μA   |



- A. See datasheet for absolute maximum and minimum recommended operating conditions.
- B. Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- C. The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wear out for the specific device process and design characteristics.

#### Figure 1. SN65HVD1040-HT Operating Life Derating Chart

www.ti.com

INSTRUMENTS

Texas

## PARAMETER MEASUREMENT INFORMATION



CANH

 $\overline{\mathcal{H}}$ 



#### Figure 3. Bus Logic State Voltage Definitions





٧o



Figure 6. Receiver Voltage and Current Definitions

0.5 V

VO(R)

10%

-



SLLSEA6D - DECEMBER 2011 - REVISED AUGUST 2012

#### PARAMETER MEASUREMENT INFORMATION (continued)



- The input pulse is supplied by a generator having the following characteristics: PRR ≤ 125 kHz, 50% duty cycle, tr ≤ Α. 6 ns,  $t_f \leq$  6ns,  $Z_O = 50 \Omega$ .
- $C_1$  includes instrumentation and fixture capacitance within  $\pm 20\%$ . Β.

#### Figure 7. Receiver Test Circuit and Voltage Waveforms

|                   | INPUT  |                 |   |                 |  |  |  |  |
|-------------------|--------|-----------------|---|-----------------|--|--|--|--|
| V <sub>CANH</sub> | VCANL  | V <sub>ID</sub> |   | R               |  |  |  |  |
| –11.1 V           | –12 V  | 900 mV          | L | V <sub>OL</sub> |  |  |  |  |
| 12 V              | 11.1 V | 900 mV          | L |                 |  |  |  |  |
| -6 V              | –12 V  | 6 V             | L | -               |  |  |  |  |
| 12 V              | 6 V    | 6 V             | L | -               |  |  |  |  |
| –11.5 V           | –12 V  | 500 mV          | н | V <sub>OH</sub> |  |  |  |  |
| 12 V              | 11.5 V | 500 mV          | н |                 |  |  |  |  |
| -12 V             | -6 V   | 6 V             | Н | -               |  |  |  |  |
| 6 V               | 12 V   | 6 V             | Н | 1               |  |  |  |  |
| Open              | Open   | Х               | Н | -               |  |  |  |  |

#### **Table 3. Differential Input Voltage Threshold Test**







All V<sub>I</sub> input pulses are from 0 V to V<sub>CC</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Α. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

#### Figure 9. Peak-to-Peak Common Mode Output Voltage Test and Waveform



#### SLLSEA6D – DECEMBER 2011 – REVISED AUGUST 2012



A. All V<sub>I</sub> input pulses are from 0 V to V<sub>CC</sub> and supplied by a generator with the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

#### Figure 10. t<sub>loop</sub> Test Circuit and Voltage Waveforms



- A. All V<sub>1</sub> input pulses are from 0 V to V<sub>CC</sub> and supplied by a generator with the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 500 Hz, 50% duty cycle.
- B.  $C_L = 100 \text{ pF}$  includes instrumentation and fixture capacitance within ±20%.

#### Figure 11. Dominant Time-Out Test Circuit and Waveform



- A. For V<sub>I</sub> bit width  $\leq 0.7 \ \mu$ s, V<sub>O</sub> = V<sub>OH</sub>. For V<sub>I</sub> bit width  $\geq 5 \ \mu$ s, V<sub>O</sub> = V<sub>OL</sub>. V<sub>I</sub> input pulses are supplied from a generator with the following characteristics; t<sub>r</sub> or t<sub>f</sub>  $\leq 6$  ns. Pulse Repetition Rate (PRR) = 50 Hz, 30% duty cycle.
- B.  $C_L = 15 \text{ pF}$  includes instrumentation and fixture capacitance within ±20%.

#### Figure 12. t<sub>BUS</sub> Test Circuit and Waveform



## SN65HVD1040-HT

SLLSEA6D - DECEMBER 2011 - REVISED AUGUST 2012







Figure 14. Driver Output Symmetry Test Circuit

## **DEVICE INFORMATION**

| INP  | UTS       | OUTI | PUTS | BUS STATE |
|------|-----------|------|------|-----------|
| TXD  | STB       | CANH | CANL |           |
| L    | L         | Н    | L    | DOMINANT  |
| Н    | L         | Z    | Z    | RECESSIVE |
| Open | Х         | Z    | Z    | RECESSIVE |
| Х    | H or Open | Z    | Z    | RECESSIVE |

#### Table 4. DRIVER FUNCTION TABLE<sup>(1)</sup>

(1) H = high level; L = low level; X = irrelevant; Z = high impedance

| DIFFERENTIAL INPUTS<br>V <sub>ID</sub> = CANH - CANL   | STB       | OUTPUT<br>RXD | BUS STATE |
|--------------------------------------------------------|-----------|---------------|-----------|
| $V_{ID} \ge 0.9 V$                                     | L         | L             | DOMINANT  |
| V <sub>ID</sub> ≥ 1.15 V                               | H or Open | L             | DOMINANT  |
| $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$ | Х         | ?             | ?         |
| $V_{ID} \le 0.5 V$                                     | Х         | Н             | RECESSIVE |
| Open                                                   | Х         | Н             | RECESSIVE |

(1) H = high level; L = low level; X = irrelevant; ? = indeterminate; Z = high impedance

TEXAS INSTRUMENTS

SLLSEA6D - DECEMBER 2011 - REVISED AUGUST 2012



## **DEVICE INFORMATION**

| TJA1040 <sup>(1)</sup>     | PARAMETER                            | HVD10xx                                                  |
|----------------------------|--------------------------------------|----------------------------------------------------------|
|                            | TJA1040 DRIVER SE                    | CTION                                                    |
| V <sub>IH</sub>            | High-level input voltage             | Recommended V <sub>IH</sub>                              |
| V <sub>IL</sub>            | Low-level input voltage              | Recommended VIL                                          |
| I <sub>IH</sub>            | High-level input current             | Driver I <sub>IH</sub>                                   |
| IIL                        | Low-level input current              | Driver I <sub>IL</sub>                                   |
|                            | TJA1040 BUS SEC                      | TION                                                     |
| V <sub>th(dif)</sub>       | Differential input voltage           | Receiver VIT and recommended VID                         |
| V <sub>hys(dif)</sub>      | Differential input hysteresis        | Receiver V <sub>hys</sub>                                |
| V <sub>O(dom)</sub>        | Dominant output voltage              | Driver V <sub>O(D)</sub>                                 |
| V <sub>O(reces)</sub>      | Recessive output voltage             | Driver V <sub>O(R)</sub>                                 |
| V <sub>i(dif)(th)</sub>    | Differential input voltage           | Receiver $V_{\text{IT}}$ and recommended $V_{\text{ID}}$ |
| V <sub>O(dif0(bus)</sub>   | Differential bus voltage             | Driver $V_{OD(D)}$ and $V_{OD(R)}$                       |
| ILI                        | Power-off bus input current          | Receiver I <sub>I(off)</sub>                             |
| I <sub>O(SC)</sub>         | Short-circuit output current         | Driver I <sub>OS(SS)</sub>                               |
| R <sub>i(cm)</sub>         | CANH, CANL input resistance          | Receiver R <sub>IN</sub>                                 |
| R <sub>i(def)</sub>        | Differential input resistance        | Receiver R <sub>ID</sub>                                 |
| R <sub>i(cm) (m)</sub>     | Input resistance matching            | Receiver R <sub>I (m)</sub>                              |
| C <sub>i(cm)</sub>         | Input capacitance to ground          | Receiver C <sub>I</sub>                                  |
| C <sub>i(dif)</sub>        | Differential input capacitance       | Receiver C <sub>ID</sub>                                 |
|                            | TJA1040 RECEIVER S                   | ECTION                                                   |
| I <sub>OH</sub>            | High-level output current            | Recommended I <sub>OH</sub>                              |
| I <sub>OL</sub>            | Low-level output current             | Recommended I <sub>OL</sub>                              |
|                            | TJA1040 SPLIT PIN S                  | ECTION                                                   |
| Vo                         | Reference output voltage             | Vo                                                       |
|                            | TJA1040 TIMING SE                    | CTION                                                    |
| t <sub>d(TXD-BUSon)</sub>  | Delay TXD to bus active              | Driver t <sub>PLH</sub>                                  |
| t <sub>d(TXD-BUSoff)</sub> | Delay TXD to bus inactive            | Driver t <sub>PHL</sub>                                  |
| t <sub>d(BUSon-RXD)</sub>  | Delay bus active to RXD              | Receiver t <sub>PHL</sub>                                |
| t <sub>d(BUSoff-RXD)</sub> | Delay bus inactive to RXD            | Receiver t <sub>PLH</sub>                                |
| t <sub>PD(TXD-RXD)</sub>   | Prop delay TXD to RXD                | Device $t_{LOOP1}$ and $t_{LOOP2}$                       |
| t <sub>d(stb-norm)</sub>   | Enable time from standby to dominant | Driver t <sub>en</sub>                                   |
|                            | TJA1040 STB PIN SE                   | CTION                                                    |
| V <sub>IH</sub>            | High-level input voltage             | Recommended V <sub>IH</sub>                              |
| V <sub>IL</sub>            | Low-level input voltage              | Recommended V <sub>IL</sub>                              |
| IIH                        | High-level input current             | I <sub>IH</sub>                                          |
| IIL                        | Low-level input current              | IIL                                                      |

#### Table 6. Parametric Cross Reference With the TJA1040

(1) From TJA1040 Product Specification, Philips Semiconductors, 2003 February 19.



## **Equivalent Input and Output Schematic Diagrams**





TEXAS INSTRUMENTS

www.ti.com

SLLSEA6D – DECEMBER 2011 – REVISED AUGUST 2012

## **TYPICAL CHARACTERISTICS**





#### SLLSEA6D - DECEMBER 2011 - REVISED AUGUST 2012



Figure 21.







www.ti.com

## **APPLICATION INFORMATION**

#### **CAN Basics**

The basics of arbitration require that the receiver at the sending node designate the first bit as dominant or recessive after the initial wave of the first bit of a message travels to the most remote node on a network and back again. Typically, this "sample" is made at 75% of the bit width, and within this limitation, the maximum allowable signal distortion in a CAN network is determined by network electrical parameters.

Factors to be considered in network design include the approximately 5 ns/m propagation delay of typical twisted-pair bus cable; signal amplitude loss due to the loss mechanisms of the cable; and the number, length, and spacing of drop-lines (stubs) on a network. Under strict analysis, variations among the different oscillators in a system also need to be accounted for with adjustments in signaling rate and stub and bus length. Table 7 lists the maximum signaling rates achieved with the SN65HVD1040 with several bus lengths of category 5, shielded twisted pair (CAT 5 STP) cable.

| Bus Length (m) | Signaling Rate (kbps) |
|----------------|-----------------------|
| 30             | 1000                  |
| 100            | 500                   |
| 250            | 250                   |
| 500            | 125                   |
| 1000           | 62.5                  |

# Table 7. Maximum Signaling Rates for Various Cable Lengths

The ISO 11898 Standard specifies a maximum bus length of 40 m and maximum stub length of 0.3 m with a maximum of 30 nodes. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. (Note: Non-standard application may come with a trade-off in signaling rate.) A large number of nodes requires a transceiver with high input impedance such as the HVD1040.

The Standard specifies the interconnect to be a single twisted-pair cable (shielded or unshielded) with 120  $\Omega$  characteristic impedance (Z<sub>0</sub>). Resistors equal to the characteristic impedance of the line terminate both ends of the cable to prevent signal reflections. Unterminated drop-lines connect nodes to the bus and should be kept as short as possible to minimize signal reflections.

Connectors, while not specified by the standard should have as little effect as possible on standard operating parameters such as capacitive loading. Although unshielded cable is used in many applications, data transmission circuits employing CAN transceivers are usually used in applications requiring a rugged interconnection with a wide common-mode voltage range. Therefore, shielded cable is recommended in these electronically harsh environments, and when coupled with the Standard's –2-V to 7-V common-mode range of tolerable ground noise, helps to ensure data integrity. The HVD1040 enhances the Standard's insurance of data integrity with an extended –12 V to 12 V range of common-mode operation.



25-Oct-2016

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking  | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)           |         |
| SN65HVD1040HD    | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-4-260C-72 HR | -55 to 175   | H1040           | Samples |
| SN65HVD1040SHKQ  | ACTIVE | CFP          | HKQ     | 8    | 25      | TBD                        | AU               | N / A for Pkg Type | -55 to 210   | HVD1040S<br>HKQ | Samples |
| SN65HVD1040SKGD3 | ACTIVE | XCEPT        | KGD     | 0    | 210     | TBD                        | Call TI          | N / A for Pkg Type | -55 to 210   |                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



25-Oct-2016

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD1040-HT :

• Catalog: SN65HVD1040

• Automotive: SN65HVD1040-Q1

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

HKQ (R-CDFP-G8)

CERAMIC GULL WING



- All linear dimensions are in inches (millimeters). This drawing is subject to change without notice. Β.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals will be gold plated.E. Lid is not connected to any lead.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated