



Sample &

Buy









# ADS8354, ADS7854, ADS7254

SBAS556B-OCTOBER 2013-REVISED AUGUST 2014

# ADSxx54 Dual, High-Speed, 16-, 14-, and 12-Bit, Simultaneous-Sampling, Analog-to-Digital Converters

#### Features 1

- 16-, 14-, and 12-Bit, Pin-Compatible Family
- Simultaneous Sampling of Two Channels
- Supports Fully-Differential Inputs
- High Speed:
  - ADS8354: 16 Bits, 700 kSPS
  - ADS7854: 14 Bits, 1 MSPS
  - ADS7254: 12 Bits, 1 MSPS
- Excellent DC Performance:
  - ADS8354:
    - 16-Bit NMC DNL, ±2.5-LSB Max INL
  - ADS7854:
    - 14-Bit NMC DNL, ±1.5-LSB Max INL
  - ADS7254:
    - 12-Bit NMC DNL, ±1-LSB Max INL
- Excellent AC Performance:
  - ADS8354:
    - 93-dB SNR, –100-dB THD
  - ADS7854:
    - 88-dB SNR, –95-dB THD
  - ADS7254:
    - 72-dB SNR, –90-dB THD
- Dual, Programmable, and Buffered 2.5-V Internal Reference
- Fully-Specified Over the Extended Industrial Temperature Range: -40°C to 125°C
- Small Footprint: WQFN-16 (3-mm × 3-mm) and TSSOP-16

# 2 Applications

- Motor Control: • Position Measurement Using Encoders
- Optical Networking: EDFA Gain Control Loops
- Protection Relays
- **Power Quality Measurement** •
- **Three-Phase Power Controls**
- **Programmable Logic Controllers**

# 3 Description

The ADS8354, ADS7854, and ADS7254 belong to a family of pin-compatible, dual, high-speed, simultaneous-sampling, analog-to-digital converters (ADCs) that support fully-differential analog inputs.

Each device includes two individually programmable reference sources that can be used for system-level gain calibration. Also, a flexible serial interface that can operate over a wide power-supply range enables easy communication with a large variety of host consumption for a given controllers. Power throughput can be optimized by using the two lowpower modes supported by the device. All devices are fully specified over the extended industrial temperature range (-40°C to 125°C) and are available in pin-compatible, WQFN-16 (3-mm x 3-mm) and TSSOP-16 packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
|             | TSSOP (16) | 5.00 mm × 4.40 mm |
| ADSxx54     | WQFN (16)  | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



# Typical Application Diagram





Page

# **Table of Contents**

| 1 | Features 1                                       |
|---|--------------------------------------------------|
| 2 | Applications 1                                   |
| 3 | Description 1                                    |
| 4 | Revision History 2                               |
| 5 | Device Comparison Table 3                        |
| 6 | Pin Configurations and Functions 4               |
| 7 | Specifications                                   |
|   | 7.1 Absolute Maximum Ratings                     |
|   | 7.2 Handling Ratings 5                           |
|   | 7.3 Recommended Operating Conditions 5           |
|   | 7.4 Thermal Information 5                        |
|   | 7.5 Electrical Characteristics: ADS8354 6        |
|   | 7.6 Electrical Characteristics: ADS7854 7        |
|   | 7.7 Electrical Characteristics: ADS7254 8        |
|   | 7.8 Electrical Characteristics: All Devices      |
|   | 7.9 Timing Requirements: Interface Mode 11       |
|   | 7.10 Timing Characteristics: Serial Interface 11 |
|   | 7.11 Typical Characteristics: ADS8354 13         |
|   | 7.12 Typical Characteristics: ADS7854 17         |
|   | 7.13 Typical Characteristics: ADS7254 22         |
|   | 7.14 Typical Characteristics: Common to ADS8354, |
|   | ADS7854, and ADS7254 27                          |

| 8  | Deta | iled Description                   | 28 |
|----|------|------------------------------------|----|
|    | 8.1  | Overview                           | 28 |
|    | 8.2  | Functional Block Diagram           | 28 |
|    | 8.3  | Feature Description                | 29 |
|    | 8.4  | Device Functional Modes            | 33 |
|    | 8.5  | Register Maps and Serial Interface | 33 |
| 9  | App  | lication and Implementation        | 47 |
|    | 9.1  | Application Information            |    |
|    | 9.2  | Typical Applications               | 49 |
| 10 | Pow  | ver-Supply Recommendations         | 57 |
| 11 | Lay  | out                                | 58 |
|    |      | Layout Guidelines                  |    |
|    | 11.2 | Layout Example                     | 58 |
| 12 |      | ice and Documentation Support      |    |
|    | 12.1 |                                    |    |
|    | 12.2 | Related Documentation              | 59 |
|    | 12.3 | Trademarks                         | 59 |
|    | 12.4 | Electrostatic Discharge Caution    | 59 |
|    | 12.5 | _                                  |    |
| 13 | Mec  | hanical, Packaging, and Orderable  |    |
| -  |      | rmation                            | 59 |
|    |      |                                    |    |

# 4 Revision History

| CI | nanges from Revision A (July 2014) to Revision B                               | Page |
|----|--------------------------------------------------------------------------------|------|
| •  | Made changes to the ADS8354 preview device and moved to Production Data status | 1    |
| •  | Changed document status from Mixed Status to Production Data                   | 1    |
| •  | Corrected cross-reference for Figure 98                                        | 46   |

# Changes from Original (October 2013) to Revision A

| Made changes to product preview data sheet1 |
|---------------------------------------------|
|---------------------------------------------|



# 5 Device Comparison Table

| PRODUCT | RESOLUTION<br>(Bits) | INPUT CONFIGURATION                  | NMC (Bits) | INL (LSB) | SNR (dB)   |
|---------|----------------------|--------------------------------------|------------|-----------|------------|
| ADS8354 | 16                   | Fully-differential                   | 16         | ±2.5      | 93 (typ)   |
| ADS7854 | 14                   | Fully-differential                   | 14         | ±1.5      | 88 (typ)   |
| ADS7254 | 12                   | Fully-differential                   | 12         | ±1        | 74 (typ)   |
| ADS8353 | 16                   | Single-ended and pseudo-differential | 16         | ±2.5      | 89 (typ)   |
| ADS7853 | 14                   | Single-ended and pseudo-differential | 14         | ±2        | 84 (typ)   |
| ADS7253 | 12                   | Single-ended and pseudo-differential | 12         | ±1        | 73.5 (typ) |



# 6 Pin Configurations and Functions





### **Pin Functions**

|             | PIN           |             |                     |                                                                                                                   |  |
|-------------|---------------|-------------|---------------------|-------------------------------------------------------------------------------------------------------------------|--|
|             | N             | 0.          | Ť                   |                                                                                                                   |  |
| NAME        | ME TSSOP WQFN |             | I/O                 | DESCRIPTION                                                                                                       |  |
| AINM_A      | 2             | 16          | Analog input        | Negative analog input, channel A                                                                                  |  |
| AINM_B      | 7             | 5           | Analog input        | Negative analog input, channel B                                                                                  |  |
| AINP_A      | 1             | 15          | Analog input        | Positive analog input, channel A                                                                                  |  |
| AINP_B      | 8             | 6           | Analog input        | Positive analog input, channel B                                                                                  |  |
| AVDD        | 16            | 14          | Supply              | Supply voltage for ADC operation                                                                                  |  |
| CS          | 11            | 9           | Digital input       | Chip-select signal; active low                                                                                    |  |
| DVDD        | 9             | 7           | Digital I/O supply  | Digital I/O supply                                                                                                |  |
| GND         | 15            | 13          | Supply              | Digital ground                                                                                                    |  |
| REFGND_A    | 4             | 2           | Supply              | Reference ground potential A                                                                                      |  |
| REFGND_B    | 5             | 3           | Supply              | Reference ground potential B                                                                                      |  |
| REFIO_A     | 3             | 1           | Analog input/output | Reference voltage input/output, channel A                                                                         |  |
| REFIO_B     | 6             | 4           | Analog input/output | Reference voltage input/output, channel B                                                                         |  |
| SCLK        | 12            | 10          | Digital input       | Clock for serial communication                                                                                    |  |
| SDI         | 10            | 8           | Digital input       | Data input for serial communication                                                                               |  |
| SDO_A       | 13            | 11          | Digital output      | Data output for serial communication, channel A and channel B                                                     |  |
| SDO_B       | 14            | 12          | Digital output      | Data output for serial communication, channel B                                                                   |  |
| Thermal pad | _             | Thermal pad | Supply              | Exposed thermal pad (only for WQFN). TI recommends connecting this pin to the printed circuit board (PCB) ground. |  |

4



# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                                                           | MIN            | MAX        | UNIT |
|-------------------------------------------------------------------------------------------|----------------|------------|------|
| AVDD to REFGND_x or DVDD to GND                                                           | -0.3           | 6          | V    |
| Analog (AINP_x and AINM_x) and reference input (REFIO_x) voltage with respect to REFGND_x | REFGND_x – 0.3 | AVDD + 0.3 | V    |
| Digital input voltage with respect to GND                                                 | GND – 0.3      | DVDD + 0.3 | V    |
| Ground voltage difference  REFGND_x-GND                                                   |                | 0.3        | V    |
| Input current to any pin except supply pins                                               |                | ±10        | mA   |
| Maximum virtual junction temperature, T <sub>J</sub>                                      |                | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 Handling Ratings

|                  |                                                                      |                                                                                          | MIN  | MAX | UNIT |
|------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|-----|------|
| T <sub>stg</sub> | Storage temperature rang                                             | Storage temperature range                                                                |      | 150 | °C   |
|                  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all $pins^{(1)}$ | -2000                                                                                    | 2000 | M   |      |
| V(ESD)           | V(ESD) Electrostatic discharge                                       | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -500 | 500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|      |                        | MIN | NOM | MAX | UNIT |
|------|------------------------|-----|-----|-----|------|
| AVDD | Analog supply voltage  |     | 5   |     | V    |
| DVDD | Digital supply voltage |     | 3.3 |     | V    |

# 7.4 Thermal Information

|                       |                                              |            | ADS8354, ADS7854, ADS7254 |       |  |
|-----------------------|----------------------------------------------|------------|---------------------------|-------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN) | PW (TSSOP)                | UNIT  |  |
|                       |                                              | 16 PINS    | 16 PINS                   |       |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 33.3       | 86.9                      |       |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 29.5       | 21                        |       |  |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 7.3        | 39.1                      | °C/W  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.2        | 0.8                       | °C/vv |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 7.4        | 38.4                      |       |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.9        | N/A                       |       |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

SBAS556B-OCTOBER 2013-REVISED AUGUST 2014



www.ti.com

# 7.5 Electrical Characteristics: ADS8354

All minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 125°C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF_A} = V_{REF_B} = V_{REF} = 2.5 V$  (internal), and  $f_{DATA} = 700$  kSPS, unless otherwise noted.

Typical values are at  $T_A = 25^{\circ}C$ , AVDD = 5 V, and DVDD = 3.3 V.

|                      | PARAMETER                    | TEST CONDITIONS                                                                    | MIN   | TYP   | MAX | UNIT   |
|----------------------|------------------------------|------------------------------------------------------------------------------------|-------|-------|-----|--------|
| RESOLUTI             | ON                           |                                                                                    |       |       |     |        |
|                      | Resolution                   |                                                                                    | 16    |       |     | Bits   |
| DC ACCUP             | RACY <sup>(1)</sup>          |                                                                                    |       |       |     |        |
| NMC                  | No missing codes             | 32-clock mode                                                                      | 16    |       |     | Bits   |
| INL                  | Integral nonlinearity        | 32-clock mode                                                                      | -2.5  | ±1    | 2.5 | LSB    |
| DNL                  | Differential nonlinearity    | 32-clock mode                                                                      | -0.99 | ±0.7  | 2   | LSB    |
| E <sub>IO</sub>      | Input offset error           |                                                                                    | -1    | ±0.5  | 1   | mV     |
|                      | E <sub>IO</sub> match        | ADC_A to ADC_B                                                                     | -1    | ±0.5  | 1   | mV     |
| dE <sub>IO</sub> /dT | Input offset thermal drift   |                                                                                    |       | ±1    |     | µV/°C  |
| E <sub>G</sub>       | Gain error                   | Referenced to the voltage at REFIO_x                                               | -0.1  | ±0.05 | 0.1 | %FS    |
|                      | E <sub>G</sub> match         | ADC_A to ADC_B                                                                     | -0.1  | ±0.05 | 0.1 | %FS    |
| dE <sub>G</sub> /dT  | Gain error thermal drift     | Referenced to the voltage at REFIO_x                                               |       | ±1    |     | ppm/°C |
| CMRR                 | Common-mode rejection ratio  | Both ADCs, dc to 20 kHz                                                            |       | 70    |     | dB     |
| AC ACCUP             | RACY <sup>(2)</sup>          |                                                                                    |       |       |     |        |
|                      |                              | V <sub>REF</sub> = 2.5 V,<br>±V <sub>REF</sub> input range, 32-clock mode          |       | 88.6  |     | dB     |
| SINAD                | Signal-to-noise + distortion | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range, 32-clock mode                    |       | 88.4  |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range, 32-clock mode |       | 92.2  |     | dB     |
|                      |                              | V <sub>REF</sub> = 2.5 V,<br>±V <sub>REF</sub> input range, 32-clock mode          |       | 89    |     | dB     |
| SNR                  | Signal-to-noise ratio        | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range, 32-clock mode                    |       | 89    |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range, 32-clock mode |       | 93    |     | dB     |
|                      |                              | $V_{REF}$ = 2.5 V,<br>± $V_{REF}$ input range, 32-clock mode                       |       | -99   |     | dB     |
| THD                  | Total harmonic distortion    | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range, 32-clock mode                    |       | -97.5 |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range, 32-clock mode |       | -100  |     | dB     |
|                      |                              | $V_{REF} = 2.5 V,$<br>± $V_{REF}$ input range, 32-clock mode                       |       | 100   |     | dB     |
| SFDR                 | Spurious-free dynamic range  | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range, 32-clock mode                    |       | 99    |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range, 32-clock mode |       | 100   |     | dB     |
| ISOXT                | ADC-to-ADC isolation         | f <sub>IN</sub> = 15 kHz at 10 %FS,<br>f <sub>NOISE</sub> = 25 kHz at FS           |       | -110  |     | dB     |

(1) LSB = least significant bit.

(2) All ac parameters are tested at -0.5 dBFS and a 20-kHz input frequency.

# 7.6 Electrical Characteristics: ADS7854

All minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 125°C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF_A} = V_{REF_B} = V_{REF} = 2.5 V$  (internal), and  $f_{DATA} = 1$  MSPS, unless otherwise noted.

Typical values are at  $T_A = 25^{\circ}C$ , AVDD = 5 V, and DVDD = 3.3 V.

|                      | PARAMETER                    | TEST CONDITIONS                                                         |                |       | TYP   | MAX | UNIT   |
|----------------------|------------------------------|-------------------------------------------------------------------------|----------------|-------|-------|-----|--------|
| RESOLUTI             | ION                          |                                                                         |                |       |       |     |        |
|                      | Resolution                   |                                                                         |                | 14    |       |     | Bits   |
| DC ACCUF             | RACY <sup>(1)</sup>          |                                                                         |                |       |       |     |        |
| NMC No missing codes |                              | 32-clock mode                                                           |                | 14    |       |     | Bits   |
| NIVIC                | No missing codes             | 16-clock mode                                                           |                | 13    |       |     | Bits   |
| INL                  | Integral nonlinearity        | 32-clock mode                                                           |                | -1.5  | ±0.5  | 1.5 | LSB    |
|                      | megrar nonimeanty            | 16-clock mode                                                           |                | -2    | ±0.8  | 2   | LSB    |
| DNL                  | Differential nonlinearity    | 32-clock mode                                                           |                | -0.99 | ±0.4  | 1   | LSB    |
| DINE                 | Direcential Horninearity     | 16-clock mode                                                           |                | -1    | ±0.7  | 2   | LSB    |
| E <sub>IO</sub>      | Input offset error           |                                                                         |                | -1    | ±0.5  | 1   | mV     |
|                      | E <sub>IO</sub> match        | ADC_A to ADC_B                                                          |                | -1    | ±0.5  | 1   | mV     |
| dE <sub>IO</sub> /dT | Input offset thermal drift   |                                                                         |                |       | ±1    |     | µV/°C  |
| E <sub>G</sub>       | Gain error                   | Referenced to the volta                                                 | age at REFIO_x | -0.1  | ±0.05 | 0.1 | %FS    |
|                      | E <sub>G</sub> match         | ADC_A to ADC_B                                                          |                | -0.1  | ±0.05 | 0.1 | %FS    |
| dE <sub>G</sub> /dT  | Gain error thermal drift     | Referenced to the volta                                                 | age at REFIO_x |       | ±1    |     | ppm/°C |
| CMRR                 | Common-mode rejection ratio  | Both ADCs, dc to 20 k                                                   | Hz             |       | 70    |     | dB     |
| AC ACCUP             | RACY <sup>(2)</sup>          | -                                                                       |                |       |       |     |        |
|                      | Signal-to-noise + distortion | V <sub>REF</sub> = 2.5 V,                                               | 32-clock mode  | 81.8  | 83.7  |     | dB     |
| SINAD                |                              | ±V <sub>REF</sub> input range                                           | 16-clock mode  |       | 82.9  |     | dB     |
|                      |                              | $V_{REF}$ = 2.5 V,<br>±2 × $V_{REF}$ input range                        | 32-clock mode  |       | 83.7  |     | dB     |
|                      |                              |                                                                         | 16-clock mode  |       | 82.9  |     | dB     |
|                      |                              | $V_{REF} = 5 V$ (external),<br>± $V_{REF}$ input range                  | 32-clock mode  |       | 84.6  |     | dB     |
|                      |                              |                                                                         | 16-clock mode  |       | 84.1  |     | dB     |
|                      |                              | V <sub>REF</sub> = 2.5 V,                                               | 32-clock mode  | 82    | 84    |     | dB     |
|                      |                              | $\pm V_{REF}$ input range<br>$V_{REF} = 2.5 V,$                         | 16-clock mode  |       | 83.5  |     | dB     |
| SNR                  | Signal-to-noise ratio        |                                                                         | 32-clock mode  |       | 84    |     | dB     |
| ONIX                 |                              | $\pm 2 \times V_{REF}$ input range                                      | 16-clock mode  |       | 83.5  |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),                                      | 32-clock mode  |       | 85    |     | dB     |
|                      |                              | $\pm V_{REF}$ input range                                               | 16-clock mode  |       | 84.5  |     | dB     |
|                      |                              | V <sub>REF</sub> = 2.5 V,                                               | 32-clock mode  |       | -95   |     | dB     |
|                      |                              | ±V <sub>REF</sub> input range                                           | 16-clock mode  |       | -92   |     | dB     |
| THD                  | Total harmonic distortion    | V <sub>REF</sub> = 2.5 V,                                               | 32-clock mode  |       | -95   |     | dB     |
|                      |                              | $\pm 2 \times V_{REF}$ input range                                      | 16-clock mode  |       | -92   |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),                                      | 32-clock mode  |       | -98   |     | dB     |
|                      |                              | $\pm V_{REF}$ input range                                               | 16-clock mode  |       | -93   |     | dB     |
|                      |                              | V <sub>REF</sub> = 2.5 V,                                               | 32-clock mode  |       | 97.5  |     | dB     |
|                      |                              | ±V <sub>REF</sub> input range                                           | 16-clock mode  |       | 95    |     | dB     |
| SFDR                 | Spurious-free dynamic range  | V <sub>REF</sub> = 2.5 V,                                               | 32-clock mode  |       | 97.5  |     | dB     |
|                      | opunous-nee uynamic range    | $\pm 2 \times V_{REF}$ input range                                      | 16-clock mode  |       | 95    |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),                                      | 32-clock mode  |       | 99    |     | dB     |
|                      |                              | ±V <sub>REF</sub> input range                                           | 16-clock mode  |       | 95    |     | dB     |
| ISOXT                | ADC-to-ADC isolation         | f <sub>IN</sub> = 15 kHz at 10 %FS<br>f <sub>NOISE</sub> = 25 kHz at FS | 5,             |       | -90   |     | dB     |

(1) LSB = least significant bit.

(2) All ac parameters are tested at -0.5 dBFS and a 20-kHz input frequency.

Copyright © 2013–2014, Texas Instruments Incorporated

SBAS556B-OCTOBER 2013-REVISED AUGUST 2014



www.ti.com

# 7.7 Electrical Characteristics: ADS7254

All minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 125°C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF_A} = V_{REF_B} = V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 1$  MSPS, unless otherwise noted.

Typical values are at  $T_A = 25^{\circ}C$ , AVDD = 5 V, and DVDD = 3.3 V.

|                      | PARAMETER                    | TEST CONDITIONS                                                          | MIN   | TYP   | MAX | UNIT   |
|----------------------|------------------------------|--------------------------------------------------------------------------|-------|-------|-----|--------|
| RESOLUTI             | ION                          |                                                                          |       |       |     | 1      |
|                      | Resolution                   |                                                                          | 12    |       |     | Bits   |
| DC ACCUP             | RACY <sup>(1)</sup>          | ·                                                                        |       |       |     |        |
| NMC                  | No missing codes             |                                                                          | 12    |       |     | Bits   |
| INL                  | Integral nonlinearity        |                                                                          | -1    | ±0.25 | 1   | LSB    |
| DNL                  | Differential nonlinearity    |                                                                          | -0.99 | ±0.25 | 1   | LSB    |
| E <sub>IO</sub>      | Input offset error           |                                                                          | -1    | ±0.5  | 1   | mV     |
|                      | E <sub>IO</sub> match        | ADC_A to ADC_B                                                           | -1    | ±0.5  | 1   | mV     |
| dE <sub>IO</sub> /dT | Input offset thermal drift   |                                                                          |       | ±1    |     | µV/°C  |
| E <sub>G</sub>       | Gain error                   | Referenced to the voltage at REFIO_x                                     | -0.1  | ±0.05 | 0.1 | %FS    |
|                      | E <sub>G</sub> match         | ADC_A to ADC_B                                                           | -0.1  | ±0.05 | 0.1 | %FS    |
| dE <sub>G</sub> /dT  | Gain error thermal drift     | Referenced to the voltage at REFIO_x                                     |       | ±1    |     | ppm/°C |
| CMRR                 | Common-mode rejection ratio  | Both ADCs, dc to 20 kHz                                                  |       | 70    |     | dB     |
| AC ACCUF             | RACY <sup>(2)</sup>          |                                                                          |       |       |     |        |
|                      |                              | V <sub>REF</sub> = 2.5 V,<br>±V <sub>REF</sub> input range               |       | 73.4  |     | dB     |
| SINAD                | Signal-to-noise + distortion | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range                         | 72.4  | 73.4  |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range      |       | 73.9  |     | dB     |
|                      |                              | $V_{REF} = 2.5 V,$<br>± $V_{REF}$ input range                            |       | 73.5  |     | dB     |
| SNR                  | Signal-to-noise ratio        | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range                         | 72.5  | 73.5  |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range      |       | 74    |     | dB     |
|                      |                              | V <sub>REF</sub> = 2.5 V,<br>±V <sub>REF</sub> input range               |       | -92   |     | dB     |
| THD                  | Total harmonic distortion    | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range                         |       | -92   |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range      |       | -92   |     | dB     |
|                      |                              | V <sub>REF</sub> = 2.5 V,<br>±V <sub>REF</sub> input range               |       | 95    |     | dB     |
| SFDR                 | Spurious-free dynamic range  | $V_{REF} = 2.5 V,$<br>±2 × $V_{REF}$ input range                         |       | 95    |     | dB     |
|                      |                              | V <sub>REF</sub> = 5 V (external),<br>±V <sub>REF</sub> input range      |       | 95    |     | dB     |
| ISOXT                | ADC-to-ADC isolation         | f <sub>IN</sub> = 15 kHz at 10 %FS,<br>f <sub>NOISE</sub> = 25 kHz at FS |       | -100  |     | dB     |

(1) LSB = least significant bit.

(2) All ac parameters are tested at -0.5 dBFS and a 20-kHz input frequency.



## 7.8 Electrical Characteristics: All Devices

All minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 125°C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF_A} = V_{REF_B} = V_{REF} = 2.5$  V, and  $f_{DATA} =$  maximum, unless otherwise noted.

Typical values are at  $T_A = 25^{\circ}C$ , AVDD = 5 V, and DVDD = 3.3 V.

|                                                | PARAMETER                                                         | TEST CONDITIONS                                            | MIN                          | TYP                  | MAX                          | UNIT   |
|------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------|------------------------------|----------------------|------------------------------|--------|
| ANALOG INP                                     | UT                                                                |                                                            |                              |                      |                              |        |
| <b>FOD</b>                                     | Full-scale input range (1)                                        | ±V <sub>REF</sub> range                                    | -V <sub>REF</sub>            |                      | V <sub>REF</sub>             | V      |
| FSR (AINP_x - AINM_x)                          |                                                                   | $\pm 2 \times V_{REF}$ range, AVDD $\geq 2 \times V_{REF}$ | –2 × V <sub>REF</sub>        |                      | $2 \times V_{REF}$           | V      |
| Absolute input voltage                         |                                                                   | ±V <sub>REF</sub> range                                    | 0                            |                      | V <sub>REF</sub>             | V      |
| V <sub>IN</sub>                                | (AINP_x and AINM_x to<br>REFGND)                                  | $\pm 2 \times V_{REF}$ range, AVDD ≥ 2 × V <sub>REF</sub>  | 0                            |                      | $2 \times V_{REF}$           | V      |
|                                                | Common-mode voltage                                               | ±V <sub>REF</sub> range                                    | (V <sub>REF</sub> / 2) – 0.1 | V <sub>REF</sub> / 2 | (V <sub>REF</sub> / 2) + 0.1 | V      |
| V <sub>CM</sub> range<br>(AINP_x + AINM_x) / 2 |                                                                   | ±2 × V <sub>REF</sub> range                                | $V_{REF} - 0.1$              | V <sub>REF</sub>     | V <sub>REF</sub> + 0.1       | V      |
| 0                                              | lanut annaiteann                                                  | In sample mode                                             |                              | 40                   |                              | pF     |
| C <sub>i</sub>                                 | Input capacitance                                                 | In hold mode                                               |                              |                      | pF                           |        |
| I <sub>lkg(i)</sub>                            | Input leakage current                                             |                                                            |                              | 0.1                  |                              | μA     |
|                                                | DLTAGE REFERENCE                                                  | •                                                          | •                            |                      |                              |        |
| V <sub>REFOUT</sub>                            | Reference output voltage                                          | REFDAC_x = 1FFh (default),<br>at 25°C                      | 2.495                        | 2.500                | 2.505                        | V      |
| V <sub>REF-match</sub>                         | $V_{\text{REF}\_\text{A}}$ to $V_{\text{REF}\_\text{B}}$ matching | REFDAC_x = 1FFh (default),<br>at 25°C                      | ±1                           |                      |                              | mV     |
|                                                | REFDAC_x resolution <sup>(2)</sup>                                |                                                            |                              | 1.1                  |                              | mV     |
| dV <sub>REFOUT</sub> /dT                       | Reference voltage temperature drift                               | REFDAC_x = 1FFh (default)                                  |                              | ±10                  |                              | ppm/°C |
| dV <sub>REFOUT</sub> /dt                       | Long-term stability                                               | 1000 hours                                                 |                              | 150                  |                              | ppm    |
| R <sub>O</sub>                                 | Internal reference output<br>impedance                            |                                                            |                              | 1                    |                              | Ω      |
| I <sub>REFOUT</sub>                            | Reference output dc<br>current                                    |                                                            |                              | 2                    |                              | mA     |
| C <sub>REFOUT</sub>                            | Recommended output capacitor                                      |                                                            |                              | 10                   |                              | μF     |
| t <sub>REFON</sub>                             | Reference output settling time                                    | For C <sub>REF</sub> = 10 µF                               |                              | 8                    |                              | ms     |
| VOLTAGE RE                                     | FERENCE INPUT                                                     |                                                            |                              |                      |                              |        |
| V <sub>REF</sub>                               | Reference voltage (input)                                         | ±V <sub>REF</sub> range                                    | 2.4                          | 2.5                  | AVDD                         | V      |
| V REF                                          | Reference voltage (input)                                         | $\pm 2 \times V_{REF}$ range                               | 2.4                          | 2.5                  | AVDD / 2                     | V      |
| I <sub>REF</sub>                               | Average Reference input<br>current                                | Per ADC                                                    |                              | 300                  |                              | μA     |
| C <sub>REF</sub>                               | External ceramic<br>reference capacitance                         |                                                            |                              | 10                   |                              | μF     |
| I <sub>lkg(dc)</sub>                           | DC leakage current                                                |                                                            |                              | ±0.1                 |                              | μA     |
| SAMPLING D                                     | YNAMICS                                                           |                                                            |                              |                      |                              |        |
| t <sub>A</sub>                                 | Aperture delay                                                    |                                                            |                              | 8                    |                              | ns     |
|                                                | t <sub>A</sub> match                                              | ADC_A to ADC_B                                             |                              | 40                   |                              | ps     |
| t <sub>AJIT</sub>                              | Aperture jitter                                                   |                                                            |                              | 50                   |                              | ps     |

(1) Ideal input span, does not include gain or offset error.

(2) Refer to the *Reference* section for more details.

# **Electrical Characteristics: All Devices (continued)**

All minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 125°C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF_A} = V_{REF_B} = V_{REF} = 2.5$  V, and  $f_{DATA} =$  maximum, unless otherwise noted.

Typical values are at  $T_A = 25^{\circ}C$ , AVDD = 5 V, and DVDD = 3.3 V.

|                 | PARAMETER                                | TE                                                                            | ST CONDITIONS                                       | MIN                     | TYP  | MAX        | UNIT |
|-----------------|------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------|------|------------|------|
| DIGITAL IN      | PUTS <sup>(3)</sup>                      |                                                                               |                                                     |                         |      |            |      |
| .,              |                                          | DVDD > 2.3                                                                    | 3 V                                                 | 0.7 DVDD                |      | DVDD + 0.3 | V    |
| V <sub>IH</sub> | High-level input voltage                 | DVDD ≤ 2.3                                                                    | 3 V                                                 | 0.8 DVDD                |      | DVDD + 0.3 | V    |
| V               |                                          | DVDD > 2.3                                                                    | 3 V                                                 | -0.3                    |      | 0.3 DVDD   | V    |
| V <sub>IL</sub> | Low-level input voltage                  | DVDD ≤ 2.3 V                                                                  |                                                     | -0.3                    |      | 0.2 DVDD   | V    |
|                 | Input current                            |                                                                               |                                                     |                         | ±10  |            | nA   |
| DIGITAL O       | UTPUTS <sup>(3)</sup>                    | 1                                                                             |                                                     |                         |      |            |      |
| V <sub>OH</sub> | High-level output voltage                | Ι <sub>ΟΗ</sub> = 500-μ                                                       | IA source                                           | 0.8 DVDD                |      | DVDD       | V    |
| V <sub>OL</sub> | Low-level output voltage                 | I <sub>OH</sub> = 500-µ                                                       | ıA sink                                             | 0                       |      | 0.2 DVDD   | V    |
| POWER SU        | IPPLY                                    |                                                                               |                                                     |                         |      |            |      |
|                 |                                          |                                                                               | Internal reference                                  | 4.5                     | 5.0  | 5.5        | V    |
| AVDD            | Analog supply voltage<br>(AVDD to AGND)  | ±V <sub>REF</sub><br>range                                                    | External reference:<br>V <sub>EXT_REF</sub> < 4.5 V | 4.5                     | 5.0  | 5.5        | V    |
|                 |                                          | runge                                                                         | External reference:<br>V <sub>EXT_REF</sub> > 4.5 V | V <sub>EXT_REF</sub>    | 5.0  | 5.5        | V    |
|                 |                                          | ±2 × V <sub>REF</sub>                                                         | Internal reference                                  | 5.0                     | 5.0  | 5.5        | V    |
|                 |                                          | range                                                                         | External reference                                  | $2 \times V_{REF\_EXT}$ | 5.0  | 5.5        | V    |
| DVDD            | Digital supply voltage<br>(DVDD to AGND) |                                                                               |                                                     | 1.65                    |      | 5.5        | V    |
|                 |                                          | AVDD = 5 V<br>internal refe                                                   | V, fastest throughput<br>erence                     |                         | 8.5  | 10         | mA   |
|                 |                                          | AVDD = 5 V, fastest throughput external reference <sup><math>(4)</math></sup> |                                                     |                         | 7.5  |            | mA   |
|                 |                                          | AVDD = 5 V, no conversion internal reference                                  |                                                     |                         | 5.5  | 7          | mA   |
| AIDD            | Analog supply current                    | AVDD = 5 V, no conversion<br>external reference <sup>(4)</sup>                |                                                     |                         | 4.5  |            | mA   |
|                 |                                          | AVDD = 5 V, STANDBY mode<br>Internal Reference                                |                                                     |                         | 2.5  |            | mA   |
|                 |                                          | AVDD = 5 v<br>external ref                                                    | V, STANDBY mode<br>erence <sup>(4)</sup>            |                         | 1    |            | mA   |
|                 |                                          | Power-down mode                                                               |                                                     |                         | 10   | 50         | μA   |
| ססוס            |                                          | DVDD = 3.3<br>fastest thro                                                    | 3 V, C <sub>LOAD</sub> = 10 pF,<br>ughput           |                         | 0.5  |            | mA   |
| DIDD            | Digital supply current                   | DVDD = 5<br>fastest thro                                                      | V, C <sub>LOAD</sub> = 10 pF<br>ughput              |                         | 1    |            | mA   |
| P <sub>D</sub>  | Power dissipation (normal operation)     | AVDD = 5V<br>internal refe                                                    | /, fastest throughput,<br>erence                    |                         | 42.5 | 50         | mW   |

(3) Specified by design; not production tested.

(4) With internal reference powered down, CFR.B6 = 0.



SBAS556B-OCTOBER 2013-REVISED AUGUST 2014

# 7.9 Timing Requirements: Interface Mode<sup>(1)</sup>

|                   | PARAMETER        | ASSOCIATED FIGURES                                   |
|-------------------|------------------|------------------------------------------------------|
| t <sub>CLK</sub>  | CLOCK period     | Figure 1, Figure 90, Figure 91, Figure 92, Figure 93 |
| t <sub>ACQ</sub>  | Acquisition time | Figure 90, Figure 91, Figure 92, Figure 93           |
| t <sub>CONV</sub> | Conversion time  | Figure 90, Figure 91, Figure 92, Figure 93           |

(1) These parameters are specific to the interface mode of operation. Refer to the Conversion Data Read section for more details.

# 7.10 Timing Characteristics: Serial Interface

|                         | PARAMETER                                                       | TEST                    | CONDITIONS  | ASSOCIATED FIGURES                            | MIN   | TYP MAX                     | UNIT             |
|-------------------------|-----------------------------------------------------------------|-------------------------|-------------|-----------------------------------------------|-------|-----------------------------|------------------|
| TIMING REQU             | IREMENTS                                                        |                         |             |                                               |       |                             | 1                |
| t <sub>PH_CK</sub>      | CLOCK high time                                                 |                         |             |                                               | 0.4   | 0.6                         | t <sub>CLK</sub> |
| t <sub>PL_CK</sub>      | CLOCK low time                                                  |                         |             | Figure 1                                      | 0.4   | 0.6                         | t <sub>CLK</sub> |
| f <sub>CLK</sub>        | CLOCK frequency                                                 |                         |             |                                               |       | 1 / t <sub>CLK</sub>        | MHz              |
| t <sub>PH_CS</sub>      | CS high time                                                    |                         |             | Figure 1                                      | 40    |                             | ns               |
|                         |                                                                 | ADS8354                 |             |                                               | 150   |                             | ns               |
| t <sub>PH_CS_SHRT</sub> | $\overline{\text{CS}}$ high time after frame abort              | ADS7854                 |             | Figure 98                                     | 100   |                             | ns               |
|                         |                                                                 | ADS7254                 |             |                                               | 70    |                             | ns               |
| t <sub>su_cscк</sub>    | Setup time: CS falling edge to SCLK falling edge                |                         |             |                                               | 15    |                             | ns               |
| t <sub>D_CKCS</sub>     | Delay time: Last SCLK falling edge to CS rising edge            |                         |             | - Figure 1                                    | 15    |                             | ns               |
| t <sub>SU_CKDI</sub>    | Setup time: DIN data valid to SCLK falling edge                 |                         |             |                                               | 5     |                             | ns               |
| t <sub>HT_CKDI</sub>    | Hold time: SCLK falling edge to<br>(previous) data valid on DIN |                         |             |                                               | 5     |                             | ns               |
| t <sub>PU_STDBY</sub>   | Power-up time from STANDBY mode                                 |                         |             | Figure 95                                     | 1     |                             | μs               |
|                         | Power-up time from SPD mode                                     | With internal reference |             | - Figure 97                                   | 3     |                             | ms               |
| t <sub>PU_SPD</sub>     | Fower-up time from SFD mode                                     | With external reference |             | Figure 97                                     | 1     |                             | ms               |
| TIMING SPECI            | FICATIONS                                                       |                         |             |                                               |       |                             |                  |
|                         |                                                                 | ADS8354                 | 32-CLK mode | Figure 90, Figure 91                          | 1.425 |                             | μs               |
|                         |                                                                 | ADS7854                 | 32-CLK mode | rigule 30, rigule 31                          | 1     |                             | μs               |
| t <sub>THROUGHPUT</sub> | Throughput time                                                 | AD37034                 | 16-CLK mode | Figure 92, Figure 93                          | 1     |                             | μs               |
| THROUGHPUT              |                                                                 | ADS7254                 | 32-CLK mode | Figure 90, Figure 91                          | 1     |                             | μs               |
|                         |                                                                 | 7001204                 | 16-CLK mode | Figure 92, Figure 93                          | 1     |                             | μs               |
| f <sub>THROUGHPUT</sub> | Throughput                                                      |                         |             | Figure 90, Figure 91,<br>Figure 92, Figure 93 |       | 1 / t <sub>THROUGHPUT</sub> | kSPS             |
| t <sub>DV_CSDO</sub>    | Delay time: $\overline{CS}$ falling edge to data enable         |                         |             |                                               |       | 12                          | ns               |
| t <sub>DZ_CSDO</sub>    | Delay time: CS rising edge to data going to 3-state             |                         |             | Figure 1                                      |       | 12                          | ns               |
| t <sub>D_CKDO</sub>     | Delay time: SCLK falling edge to<br>next data valid             |                         |             |                                               |       | 20                          | ns               |

INSTRUMENTS

Texas

Figure 1 shows the details of the serial interface between the device and the digital host controller.





Figure 1. Serial Interface Timing Diagram



### 7.11 Typical Characteristics: ADS8354

At  $T_A = 25^{\circ}C$ , AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 700$  kSPS, unless otherwise noted.



14

# Typical Characteristics: ADS8354 (continued)

At T<sub>A</sub> = 25°C, AVDD = 5 V, DVDD = 3.3 V, V<sub>REF</sub> = 2.5 V (internal), and f<sub>DATA</sub> = 700 kSPS, unless otherwise noted.



www.ti.com



### Typical Characteristics: ADS8354 (continued)

At T<sub>A</sub> = 25°C, AVDD = 5 V, DVDD = 3.3 V, V<sub>REF</sub> = 2.5 V (internal), and f<sub>DATA</sub> = 700 kSPS, unless otherwise noted.



# Typical Characteristics: ADS8354 (continued)

At  $T_A = 25^{\circ}$ C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 700$  kSPS, unless otherwise noted.



Copyright © 2013–2014, Texas Instruments Incorporated



### 7.12 Typical Characteristics: ADS7854

At  $T_A = 25^{\circ}$ C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 1$  MSPS, unless otherwise noted.



STRUMENTS

EXAS

# Typical Characteristics: ADS7854 (continued)

At  $T_A = 25^{\circ}C$ , AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 1$  MSPS, unless otherwise noted.





## Typical Characteristics: ADS7854 (continued)





# Typical Characteristics: ADS7854 (continued)

At T<sub>A</sub> = 25°C, AVDD = 5 V, DVDD = 3.3 V, V<sub>REF</sub> = 2.5 V (internal), and f<sub>DATA</sub> = 1 MSPS, unless otherwise noted.





### Typical Characteristics: ADS7854 (continued)

At  $T_A = 25^{\circ}$ C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 1$  MSPS, unless otherwise noted.



TEXAS INSTRUMENTS

www.ti.com

# 7.13 Typical Characteristics: ADS7254

At  $T_A = 25^{\circ}$ C, AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 1$  MSPS, unless otherwise noted.





# Typical Characteristics: ADS7254 (continued)





# Typical Characteristics: ADS7254 (continued)

At T<sub>A</sub> = 25°C, AVDD = 5 V, DVDD = 3.3 V, V<sub>REF</sub> = 2.5 V (internal), and f<sub>DATA</sub> = 1 MSPS, unless otherwise noted.





# Typical Characteristics: ADS7254 (continued)



# Typical Characteristics: ADS7254 (continued)

At  $T_A = 25^{\circ}C$ , AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA} = 1$  MSPS, unless otherwise noted.





# 7.14 Typical Characteristics: Common to ADS8354, ADS7854, and ADS7254

At  $T_A = 25^{\circ}C$ , AVDD = 5 V, DVDD = 3.3 V,  $V_{REF} = 2.5$  V (internal), and  $f_{DATA}$  = maximum, unless otherwise noted.



TEXAS INSTRUMENTS

www.ti.com

# 8 Detailed Description

## 8.1 Overview

These devices belong to a family of pin-compatible, dual, high-speed, simultaneous-sampling, analog-to-digital converters (ADCs). The ADS8354, ADS7854, and ADS7254 support fully-differential input signals. The devices provide a simple, serial interface to the host controller and operate over a wide range of analog and digital power supplies.

These devices have two independently programmable internal references to achieve system-level gain error correction. The *Functional Block Diagram* section provides a functional block diagram of the device.

### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Reference

The device has two simultaneous sampling ADCs (ADC\_A and ADC\_B). ADC\_A and ADC\_B operate with reference voltages  $V_{REF_A}$  and  $V_{REF_B}$  present on the REFIO\_A and REFIO\_B pins, respectively. The REFIO\_A and REFIO\_B pins should be decoupled with the REFGND\_A and REFGND\_B pins, respectively, with 10-µF decoupling capacitors.

The device supports operation either with an internal or external reference source, as shown in Figure 84. The reference voltage source is determined by setting bit 6 of the configuration register (CFR.B6). Note that this bit is common to ADC\_A and ADC\_B.



Figure 84. Reference Configurations and Connections

When CFR.B6 is 0, the device shuts down the internal reference source (INTREF) and ADC\_A and ADC\_B operate on external reference voltages provided by the user on the REFIO\_A and REFIO\_B pins, respectively.

When CFR.B6 is 1, the device operates with the internal reference source (INTREF) connected to REFIO\_A and REFIO\_B via DAC\_A and DAC\_B, respectively. In this configuration,  $V_{REF_A}$  and  $V_{REF_B}$  can be changed independently by writing to the respective user-programmable registers, REFDAC\_A and REFDAC\_B, respectively. Refer to the *REFDAC Registers (REFDAC\_A and REFDAC\_B)* section for more details.

(1)

(2)

#### Feature Description (continued)

### 8.3.2 Analog Inputs

The ADS8354, ADS7854, and ADS7254 support fully-differential analog input signals on both ADC channels. These inputs are sampled and converted simultaneously by the two ADCs, ADC\_A and ADC\_B. ADC\_A samples and converts ( $V_{AINP A} - V_{AINM A}$ ), and ADC\_B samples and converts ( $V_{AINP B} - V_{AINM B}$ ).

Figure 85a and Figure 85b show equivalent circuits for the ADC\_A and ADC\_B analog input pins, respectively. Series resistance,  $R_S$ , represents the on-state sampling switch resistance (typically 50  $\Omega$ ) and  $C_{SAMPLE}$  is the device sampling capacitor (typically 40 pF).



Figure 85. Equivalent Circuit for the Analog Input Pins

#### 8.3.2.1 Analog Input: Full-Scale Range Selection

The full-scale range (FSR) supported at the analog inputs of the device is programmable with bit B9 of the configuration register (CFR.B9). This bit is common for both ADCs (ADC\_A and ADC\_B). The FSR is given by Equation 1 and Equation 2 :

For CFR.B9 = 0, FSR\_ADC\_A =  $\pm V_{REF_A}$  and FSR\_ADC\_B =  $\pm V_{REF_B}$ For CFR.B9 = 1, FSR\_ADC\_A =  $\pm 2 \times V_{REF_A}$  and FSR\_ADC\_B =  $\pm 2 \times V_{REF_B}$ 

where:

 V<sub>REF\_A</sub> and V<sub>REF\_B</sub> are the reference voltages going to ADC\_A and ADC\_B, respectively (as described in the *Reference* section).

Therefore, with appropriate settings of the REFDAC\_A and REFDAC\_B registers and CFR.B9, the maximum dynamic range of the ADC can be used.

Note that while using CFR.B9 set to 1, care must be taken so that the ADC analog supply (AVDD) is as in Equation 3 and Equation 4:

| $2 \times V_{REF_A} \leq AVDD \leq AVDD(max)$ | (3) |
|-----------------------------------------------|-----|
| $2 \times V_{REF_B} \leq AVDD \leq AVDD(max)$ | (4) |



(5)

(6)

### www.ti.com

#### Feature Description (continued)

#### 8.3.2.2 Analog Input: Common-Mode Voltage Range

The ADS8354, ADS7854, and ADS7254 support fully-differential input signals. Equation 5 and Equation 6 provide the common-mode voltage for the ADC\_A and ADC\_B differential inputs.

V<sub>CM\_A</sub> = FSR\_ADC\_A / 2 V<sub>CM\_B</sub> = FSR\_ADC\_B / 2

The various input configurations supported by the device are shown in Table 1.

INPUT COMMON-MODE INPUT RANGE SELECTION CONNECTION DIAGRAM RANGE VREF x VREF x REFIO x VREF\_x / 2 AINP\_x  $V_{CM\_A} = \left[ \frac{V_{REF\_A}}{2} \right] \pm 0.1 V$ 0 V CFR.B9 = 0  $(FSR\_ADC\_A = \pm V_{REF\_A})$ Device  $V_{CM\_B} = \left[ \begin{array}{c} V_{REF\_B} \\ \hline 2 \end{array} \right]$  $(FSR\_ADC\_B = \pm V_{REF\_B})$  $\pm 0.1 \text{ V}$ VREF\_x AINM\_x VREF x/2 0 V  $2 \times \text{VREF}_x$ VREF X REFIO\_x VREF\_× AINP\_x 0 V CFR.B9 = 1  $V_{CM\_A} = V_{REF\_A} \pm 0.1 \text{ V}$  $(FSR\_ADC\_A = \pm 2 \times V_{REF\_A})$ Device  $V_{CM_B} = V_{REF_B} \pm 0.1 V$  $(FSR\_ADC\_B = \pm 2 \times V_{REF\_B})$  $2 \times VREF_x$ AINM\_x VREF > 0 V

#### **Table 1. Input Configurations**



(7)

#### 8.3.3 Transfer Function

The device output is in twos compliment format. Device resolution for a fully-differential input is calculated by Equation 7:

 $1 \text{ LSB} = (2 \times \text{FSR}_ADC_x) / (2^N)$ 

where:

- N = 16 (ADS8354), 14 (ADS7854), or 12 (ADS7254)
- FSR\_ADC\_x is the full-scale input range of the ADC (refer to the *Analog Input* section for more details)

Table 2 shows the different input voltages and the corresponding output codes from the device.

| INPUT VOLTAGE                                 | INPUT VOLTAGE                                     | INPUT        | OUTPUT CODE (Hex) |         |         |         |  |
|-----------------------------------------------|---------------------------------------------------|--------------|-------------------|---------|---------|---------|--|
| (AINP_x – AINM_x),<br>±V <sub>REF</sub> RANGE | (AINP_x – AINM_x),<br>±2 × V <sub>REF</sub> RANGE | VOLTAGE      | CODE              | ADS8354 | ADS7854 | ADS7254 |  |
| <-V <sub>REF_x</sub>                          | < –2 × V <sub>REF_x</sub>                         | NFSC         | NFSC              | 8000    | 2000    | 800     |  |
| –V <sub>REF_x</sub> + 1 LSB                   | –2 × V <sub>REF_x</sub> + 1 LSB                   | NFSR         | NFSC + 1          | 8001    | 2001    | 801     |  |
| –1 LSB                                        | –1 LSB                                            | –1 LSB       | MC                | FFFF    | 3FFF    | FFF     |  |
| 0                                             | 0                                                 | 0            | PLC               | 0000    | 0000    | 000     |  |
| > V <sub>REF_x</sub> – 1 LSB                  | > 2 × V <sub>REF_x</sub> – 1 LSB                  | PFSR – 1 LSB | PFSC              | 7FFF    | 1FFF    | 7FF     |  |

| Table 2. Italister Characteristics | Table | 2. | Transfer | <b>Characteristics</b> |
|------------------------------------|-------|----|----------|------------------------|
|------------------------------------|-------|----|----------|------------------------|

Figure 86 shows the ideal transfer characteristics for the device.



Figure 86. Ideal Transfer Characteristics for a Fully-Differential Analog Input



# 8.4 Device Functional Modes

ADS8354, ADS7854, ADS7254

The device provides three user-programmable registers: the configuration register (CFR), the REFDAC\_A register, and the REFDAC\_B register. These registers support write (refer to the *Write to User Programmable Registers* section) and readback (refer to the *Reading User-Programmable Registers* section) operations and allow the user to customize ADC behavior for specific application requirements.

The device supports four interface modes (refer to the *Conversion Data Read* section), two low-power modes (refer to the *Low-Power Modes* section), and short-cycling/reconversion feature (refer to the *Frame Abort, Reconversion, or Short-Cycling* section).

# 8.5 Register Maps and Serial Interface

### 8.5.1 Serial Interface

The device uses the serial clock (SCLK) for synchronizing data transfers in and out of the device.

The  $\overline{CS}$  signal defines one conversion and serial transfer frame. A frame starts with a  $\overline{CS}$  falling edge and ends with a  $\overline{CS}$  rising edge. Between the start and end of the frame, a minimum of *N* SCLK falling edges must be provided to validate the read or write operation. As shown in Table 3, *N* depends upon the interface mode used to read the conversion result. When *N* SCLK falling edges are provided, the write operation attempted in the frame is validated and the internal user-programmable registers are updated on the subsequent  $\overline{CS}$  rising edge. This  $\overline{CS}$  rising edge also ends the frame.

| INTERFACE MODE                                                          | MINIMUM SCLK FALLING EDGES REQUIRED TO<br>VALIDATE WRITE OPERATION <i>N</i> |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| 32-CLK, dual-SDO mode (default). See the 32-CLK, Dual-SDO Mode section. | 32                                                                          |
| 32-CLK, single-SDO mode. See the 32-CLK, Single-SDO Mode section.       | 48                                                                          |
| 16-CLK, dual-SDO mode. See the 16-CLK, Dual-SDO Mode section.           | 16                                                                          |
| 16-CLK, single SDO mode. See the 16-CLK, Single SDO Mode section.       | 32                                                                          |

#### Table 3. SCLK Falling Edges for a Valid Write Operation

If  $\overline{CS}$  is brought high before providing N SCLK falling edges, the write operation attempted in the frame is not valid. Refer to the *Frame Abort, Reconversion, or Short-Cycling* section for more details.

# 8.5.2 Write to User Programmable Registers

The device features three user-programmable registers: the configuration register (CFR), the REFDAC\_A register, and the REFDAC\_B register. These registers can be written with the device SDI pin. The first 16 bits of data on SDI are latched into the device on the first 16 SCLK falling edges. However, the new configuration takes effect only when the read or write operation is validated. If these registers are not required to update, SDI must remain low during the respective frames.

The first four SDI data bits (B[15:12]) determine what operation is performed (that is, either a read or write operation or no operation), which register address the operation uses, and the function of the next 12 SDI data bits (B[11:0]). Table 4 lists the various combinations supported for B[15:12].

| B15 | B14 | B13 | B12 | OPERATION                 | FUNCTION OF BITS B[11:0]                                  |
|-----|-----|-----|-----|---------------------------|-----------------------------------------------------------|
| 0   | 0   | 0   | 0   | No operation is performed | These bits are ignored                                    |
| 0   | 0   | 0   | 1   | REFDAC_A read             | 000h; see the Reading User-Programmable Registers section |
| 0   | 0   | 1   | 0   | REFDAC_B read             | 000h; see the Reading User-Programmable Registers section |
| 0   | 0   | 1   | 1   | CFR read                  | 000h; see the Reading User-Programmable Registers section |
| 1   | 0   | 0   | 0   | CFR write                 | See the Configuration Register (CFR) section              |
| 1   | 0   | 0   | 1   | REFDAC_A write            | See the <i>REFDAC_A</i> section                           |
| 1   | 0   | 1   | 0   | REFDAC_B write            | See the <i>REFDAC_B</i> section                           |
| 1   | 0   | 1   | 1   | No operation is performed | These bits are ignored                                    |
| Х   | 1   | Х   | Х   | No operation is performed | These bits are ignored                                    |

#### Table 4. Data Write Operation

# 8.5.2.1 Configuration Register (CFR)

The device operation configuration is controlled by the configuration register (CFR) status. Data written into the CFR in a valid frame (F) determine the device configuration for frame (F+1). The bit functions are outlined in Figure 87. On power-up, all bits in the CFR default to 0.

|  | Figure | 87. | CFR | Bit | Functions |
|--|--------|-----|-----|-----|-----------|
|--|--------|-----|-----|-----|-----------|

| 15         | 14      | 13      | 12    | 11              | 10                | 9           | 8 |
|------------|---------|---------|-------|-----------------|-------------------|-------------|---|
| WRITE/READ | 0       | ADDR1   | ADDR0 | RD_CLK_<br>MODE | RD_DATA_<br>LINES | INPUT_RANGE | 0 |
| 7          | 6       | 5       | 4     | 3               | 2                 | 1           | 0 |
| 0          | REF_SEL | STANDBY | 0     | 0               | 0                 | 0           | 0 |

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                          |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | WRITE/READ    | W    | 0h    |                                                                                                                                                                                                                                                      |
| 14  | 0             | R/W  | 0h    | These bits select the user-programmable register.<br>1000 = Select this combination to write to the CFR register and                                                                                                                                 |
| 13  | ADDR1         | R/W  | 0h    | to enable bits 11:0                                                                                                                                                                                                                                  |
| 12  | ADDR0         | R/W  | 0h    |                                                                                                                                                                                                                                                      |
| 11  | RD_CLK_MODE   | R/W  | 0h    | This bit provides clock mode selection for the serial interface.<br>0 = Selects 32-CLK mode (default)<br>1 = Selects 16-CLK mode<br>(Note that the ADS8354 only supports 32-CLK mode. This bit is<br>ignored for the ADS8354.)                       |
| 10  | RD_DATA_LINES | R/W  | 0h    | This bit provides data line selection for the serial interface.<br>0 = Use SDO_A to output ADC_A data and SDO_B to output of<br>ADC_B data (default)<br>1 = Use only SDO_A to output of ADC_A data followed by<br>ADC_B data                         |
| 9   | INPUT_RANGE   | R/W  | 0h    | This bit selects the maximum input range for the ADC as a function of the reference voltage provided to the ADC. See the <i>Analog Inputs</i> section for more details.<br>$0 = FSR$ equals $\pm V_{REF}$<br>$1 = FSR$ equals $\pm 2 \times V_{REF}$ |
| 8:7 | 0             | R/W  | 0h    | This bit must be set to 0 (default)                                                                                                                                                                                                                  |
| 6   | REF_SEL       | R/W  | 0h    | This bit selects the ADC reference voltage source. Refer to the <i>Reference</i> section for more details.<br>0 = Use external reference (default)<br>1 = Use internal reference                                                                     |
| 5   | STANDBY       | W    | 0h    | This bit is used by the device to enter or exit STANDBY mode.<br>Refer to the STANDBY Mode section for more details.                                                                                                                                 |
| 4   | 0             | R/W  | 0h    | This bit must be set to 0 (default)                                                                                                                                                                                                                  |
| 3:0 | 0             | R/W  | 0h    | These bits must be set to 0 (default)                                                                                                                                                                                                                |

### Table 5. Configuration Register (CFR) Field Descriptions



# 8.5.2.2 REFDAC Registers (REFDAC\_A and REFDAC\_B)

The REFDAC registers, bit functions, and resolution information are described in this section.

| 15         | 14 | 13    | 12    | 11 | 10 | 9  | 8  |
|------------|----|-------|-------|----|----|----|----|
| WRITE/READ | 0  | ADDR1 | ADDR0 | D8 | D7 | D6 | D5 |
| 7          | 6  | 5     | 4     | 3  | 2  | 1  | 0  |
| D4         | D3 | D2    | D1    | D0 | 0  | 0  | 0  |

Figure 88. REFDAC\_X Bit Functions

#### Table 6. REFDAC Registers Field Descriptions

| Bit  | Field      | Туре | Reset | Description                                                                                                                                                                                                                                   |
|------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | WRITE/READ | W    | 0h    | These bits select the configurable register address.                                                                                                                                                                                          |
| 14   | 0          | R/W  | 0h    | 1001 = Select this combination to write to the REFDAC_A                                                                                                                                                                                       |
| 13   | ADDR1      | R/W  | 0h    | register<br>1010 = Select this combination to write to the REFDAC B                                                                                                                                                                           |
| 12   | ADDR0      | R/W  | 0h    | register                                                                                                                                                                                                                                      |
| 11:3 | D[8:0]     | R/W  | 0h    | Data to program the individual DAC output voltage.<br>Note: These bits are valid only for bits 15:12 = 1001 or bits<br>15:12 = 1010.<br>Table 7 shows the relationship between the REFDAC_x<br>programmed value and the DAC_x output voltage. |
| 2:0  | 0          | R/W  | 0h    | This bit must be set to 0 (default)                                                                                                                                                                                                           |

### **Table 7. REFDAC Settings**

| REFDAC_x VALUE (Bits 11:3 in Hex) | B[2:0] | Typical DAC_x OUPTUT VOLTAGE (V) <sup>(1)</sup> |
|-----------------------------------|--------|-------------------------------------------------|
| 1FF (default)                     | 000    | 2.5000                                          |
| 1FE                               | 000    | 2.4989                                          |
| 1FD                               | 000    | 2.4978                                          |
| _                                 | _      | _                                               |
| 1D7                               | 000    | 2.45                                            |
| _                                 | _      | _                                               |
| 1AE                               | 000    | 2.40                                            |
| _                                 | _      | _                                               |
| 186                               | 000    | 2.35                                            |
| _                                 | _      | _                                               |
| 15D                               | 000    | 2.30                                            |
| _                                 | _      | _                                               |
| 134                               | 000    | 2.25                                            |
| —                                 | _      | _                                               |
| 10C                               | 000    | 2.20                                            |
| _                                 | _      | _                                               |
| 0E3                               | 000    | 2.15                                            |
| _                                 | _      | _                                               |
| 0BA                               | 000    | 2.10                                            |
| _                                 | _      | _                                               |
| 091                               | 000    | 2.05                                            |
| _                                 | _      | _                                               |
| 069                               | 000    | 2.00                                            |
|                                   |        | _                                               |
| 064 to 000                        | 000    | Do not use                                      |

(1) Actual output voltage may vary by a few millivolts from the specified value. To obtain the desired output voltage, TI recommends starting with the specified register setting and then experimenting with five codes on either side of the specified register setting.

# ADS8354, ADS7854, ADS7254

SBAS556B-OCTOBER 2013-REVISED AUGUST 2014

**NSTRUMENTS** 

FXAS

### 8.5.3 Data Read Operation

The device supports two types of read operations: reading user-programmable registers and reading conversion results.

# 8.5.3.1 Reading User-Programmable Registers

The device supports a readback option for all user-programmable registers: CFR, REFDAC\_A, and REFDAC\_B. Figure 89 shows a detailed timing diagram for this operation.



Note that N is a function of the device configuration, as described in Table 3.

### Figure 89. Register Readback Timing

To readback the user-programmable register settings, the appropriate control word should be transmitted to the device during frame (F+1), as shown in Table 8. Frame (F+1) must have at least 48 SCLK falling edges.

| Table 8. Cor | ntrol Word to | Readback U | Iser-Programma | ble Registers |
|--------------|---------------|------------|----------------|---------------|
|              |               |            |                |               |

|                            | CONTROL WORD TO BE PROGRAMMED IN FRAME (F+1) |               |  |  |  |  |
|----------------------------|----------------------------------------------|---------------|--|--|--|--|
| USER-PROGRAMMABLE REGISTER | B[15:12] (Binary)                            | B[11:0] (Hex) |  |  |  |  |
| CFR                        | 0011b                                        | 000h          |  |  |  |  |
| REFDAC_A                   | 0001b                                        | 000h          |  |  |  |  |
| REFDAC_B                   | 0010b                                        | 000h          |  |  |  |  |

Frame (F+2) must have at least 48 SCLK falling edges. During frame (F+2), SDO\_A outputs the contents of the selected user-programmable register on the first 16 SCLK falling edges (as shown in Table 9) and then outputs 0s for any subsequent SCLK falling edges. The SDO\_B pin outputs 0s for all the SCLK falling edges.

| Table 9 | . Register | Data | Read | Back |
|---------|------------|------|------|------|
|---------|------------|------|------|------|

| USER-                    | DATA READ ON SDO-A IN FRAME (F+2) |     |     |     |             |   |             |        |        |        |
|--------------------------|-----------------------------------|-----|-----|-----|-------------|---|-------------|--------|--------|--------|
| PROGRAMMABLE<br>REGISTER | R15                               | R14 | R13 | R12 | R11         | — | R3          | R2     | R1     | R0     |
| CFR                      | 0                                 | 0   | 1   | 1   | CFG.B11     |   | CFG.B3      | CFG.B2 | CFG.B1 | CFG.B0 |
| REFDAC_A                 | 0                                 | 0   | 0   | 1   | REFDAC_A.D8 | _ | REFDAC_A.D0 | 0      | 0      | 0      |
| REFDAC_B                 | 0                                 | 0   | 1   | 0   | REFDAC_B.D8 | _ | REFDAC_B.D0 | 0      | 0      | 0      |

Register settings programmed during frame (F+2) determine the device configuration in frame (F+3).



## 8.5.3.2 Conversion Data Read

The device provides four different interface modes to the user for reading the conversion result. These modes offer flexible hardware connections and firmware programming. Table 10 shows how to select one of the four interface modes.

| CFR.B11 | CFR.B10 | INTERFACE MODE                  | MINIMUM SCLK FALLING EDGES<br>REQUIRED TO VALIDATE WRITE<br>OPERATION <i>N</i> |
|---------|---------|---------------------------------|--------------------------------------------------------------------------------|
| 0       | 0       | 32-CLK, dual-SDO mode (default) | 32                                                                             |
| 0       | 1       | 32-CLK, single-SDO mode         | 48                                                                             |
| 1       | 0       | 16-CLK, dual-SDO mode           | 16                                                                             |
| 1       | 1       | 16-CLK, single SDO mode         | 32                                                                             |

## Table 10. Interface Mode Selection

In the 32-CLK interface modes, the device uses an internal clock to convert the sampled analog signal. The conversion is completed during the first 16 periods of SCLK and the conversion result can be read on the subsequent SCLK falling edges. All devices in the family (that is, ADS8354, ADS7854, and ADS7254) support the 32-CLK interface modes.

In addition to the 32-CLK interface modes, the ADS7854 and ADS7254 also support the 16-CLK interface modes. By using the 16-CLK interface modes, the same throughput can be achieved at much lower SCLK speeds.

The following sections detail the various interface modes supported by the device.

## 8.5.3.2.1 32-CLK, Dual-SDO Mode (CFR.B11 = 0, CFR.B10 = 0, Default)

The 32-CLK, dual-SDO mode is the default mode supported by all devices. This mode can also be selected by writing CFR.B11 = 0 and CFR.B10 = 0.

In this mode, the SDO\_A pin outputs the ADC\_A conversion result and the SDO\_B pin outputs the ADC\_B conversion result. Figure 90 shows a detailed timing diagram for this mode.



A  $\overline{CS}$  falling edge brings the serial data bus out of 3-state and also outputs a 0 on the SDO\_A and SDO\_B pins. The device converts the sampled analog input during the conversion time ( $t_{CONV}$ ). SDO\_A and SDO\_B read 0 during this period. After completing the conversion process, the sample-and-hold circuit returns to sample mode. The device outputs the MSBs of ADC\_A and ADC\_B on SDO\_A and SDO\_B pins, respectively, on the 16th SCLK falling edge. The subsequent SCLK falling edges are used to shift out the rest of the bits of the conversion result, as shown in Table 11.

|         |       |              |           |              |       |     | LAUN       | ICH EDGE   |            |            |            |     |      |
|---------|-------|--------------|-----------|--------------|-------|-----|------------|------------|------------|------------|------------|-----|------|
| DEVICE  | PINS  | CS           |           |              |       |     | CS         |            |            |            |            |     |      |
|         |       | $\downarrow$ | <b>↓1</b> | — ↓ <b>1</b> | 5 ↓16 |     | <b>↓27</b> | <b>↓28</b> | <b>↓29</b> | <b>↓30</b> | <b>↓31</b> | ↓32 | 1    |
| ADS8354 | SDO-A | 0            | 0         | _            | D15_A | · — | D4_A       | D3_A       | D2_A       | D1_A       | D0_A       | 0   | Hi-Z |
| AD36354 | SDO-B | 0            | 0         | _            | D15_B |     | D4_B       | D3_B       | D2_B       | D1_B       | D0_B       | 0   | Hi-Z |
| ADS7854 | SDO-A | 0            | 0         | _            | D13_A | · — | D2_A       | D1_A       | D0_A       | 0          | 0          | 0   | Hi-Z |
| AD37654 | SDO-B | 0            | 0         | _            | D13_B | . — | D2_B       | D1_B       | D0_B       | 0          | 0          | 0   | Hi-Z |
| 4007054 | SDO-A | 0            | 0         | _            | D11_A | · — | D0_A       | 0          | 0          | 0          | 0          | 0   | Hi-Z |
| ADS7254 | SDO-B | 0            | 0         | _            | D11_E | . — | D0_B       | 0          | 0          | 0          | 0          | 0   | Hi-Z |

## Table 11. Data Launch Edge

In this mode, at least 32 SCLK falling edges must be given to validate the read or write frame. A  $\overline{CS}$  rising edge ends the frame and puts the serial bus into 3-state.

Refer to Table 12 for timing specifications specific to this serial interface mode.

## Table 12. 32-CLK, Dual-SDO Interface Specific Timing

|                   |                  |                 |       | -                    |      |
|-------------------|------------------|-----------------|-------|----------------------|------|
|                   | PARAMETER        | TEST CONDITIONS | MIN   | TYP MAX              | UNIT |
| TIMING F          | REQUIREMENTS     |                 |       |                      |      |
|                   |                  | ADS8354         | 41.66 |                      | ns   |
| t <sub>CLK</sub>  | CLOCK period     | ADS7854         | 29.4  |                      | ns   |
|                   |                  | ADS7254         | 29.4  |                      | ns   |
| t <sub>ACQ</sub>  | Acquisition time |                 | 33 ×  | $t_{CLK} - t_{CONV}$ | ns   |
| TIMING S          | SPECIFICATIONS   |                 |       |                      |      |
|                   |                  | ADS8354         |       | 640                  | ns   |
| t <sub>CONV</sub> | Conversion time  | ADS7854         |       | 450                  | ns   |
|                   |                  | ADS7254         |       | 450                  | ns   |



## 8.5.3.2.2 32-CLK, Single-SDO Mode (CFR.B11 = 0, CFR.B10 = 1)

The 32-CLK, single-SDO mode provides the option of using only one SDO pin (SDO\_A) to read conversion results from both ADCs (ADC\_A and ADC\_B). SDO\_B remains in 3-state and can be treated as a no connect (NC) pin.

This mode can be selected by writing CFR.B11 = 0 and CFR.B10 = 1. Figure 91 shows a detailed timing diagram for this mode.



## Figure 91. 32-CLK, Single-SDO Mode Timing Diagram

A  $\overline{\text{CS}}$  falling edge brings the serial data bus out of 3-state and also outputs a 0 on the SDO\_A pin. The device converts the sampled analog input during the conversion time (t<sub>CONV</sub>). SDO\_A reads 0 during this period. After competing the conversion process, the sample-and-hold circuit goes back into sample mode. The device outputs the MSB of ADC\_A on the SDO\_A pin on the 16th SCLK falling edge. The subsequent SCLK falling edges are used to shift out the conversion result of ADC\_A followed by the conversion result of ADC\_B on the SDO\_A pin, as shown in Table 13.

| Table | 13. | Data | Launch | Edge |
|-------|-----|------|--------|------|
|-------|-----|------|--------|------|

|         | LAUNCH EDGE |    |           |   |     |            |   |            |            |            |            |            |            |   |      |            |      |      |            |             |      |
|---------|-------------|----|-----------|---|-----|------------|---|------------|------------|------------|------------|------------|------------|---|------|------------|------|------|------------|-------------|------|
| DEVICE  | PIN         | CS |           |   |     |            |   |            |            |            |            | SCLK       |            |   |      |            |      |      |            |             | CS   |
|         |             | Ļ  | <b>↓1</b> | — | ↓15 | <b>↓16</b> | _ | <b>↓27</b> | <b>↓28</b> | <b>↓29</b> | <b>↓30</b> | <b>↓31</b> | <b>↓32</b> | — | ↓43  | <b>↓44</b> | ↓45  | ↓46  | <b>↓47</b> | ↓ <b>48</b> | î    |
| ADS8354 | SDO-A       | 0  | 0         | — | 0   | D15_A      | _ | D4_A       | D3_A       | D2_A       | D1_A       | D0_A       | D15_B      |   | D4_B | D3_B       | D2_B | D1_B | D0_B       | 0           | Hi-Z |
| ADS7854 | SDO-A       | 0  | 0         | — | 0   | D13_A      |   | D2_A       | D1_A       | D0_A       | 0          | 0          | 0          |   | D2_B | D1_B       | D0_B | 0    | 0          | 0           | Hi-Z |
| ADS7254 | SDO-A       | 0  | 0         | _ | 0   | D11_A      | _ | D0_A       | 0          | 0          | 0          | 0          | 0          | _ | D0_B | 0          | 0    | 0    | 0          | 0           | Hi-Z |

In this mode, at least 48 SCLK falling edges must be given to validate the read or write frame. A  $\overline{CS}$  rising edge ends the frame and puts the serial bus into 3-state.

TEXAS INSTRUMENTS

www.ti.com

Refer to Table 14 for timing specifications specific to this serial interface mode.

|                   | PARAMETER        | TEST CONDITIONS | MIN   | ТҮР                                  | MAX | UNIT |
|-------------------|------------------|-----------------|-------|--------------------------------------|-----|------|
| TIMING F          | REQUIREMENTS     |                 |       |                                      |     |      |
|                   |                  | ADS8354         | 41.66 |                                      |     | ns   |
| t <sub>CLK</sub>  | CLOCK period     | ADS7854         | 29.4  |                                      |     | ns   |
|                   |                  | ADS7254         | 29.4  |                                      |     | ns   |
| t <sub>ACQ</sub>  | Acquisition time |                 | 49 ×  | t <sub>CLK</sub> – t <sub>CONV</sub> |     | ns   |
| TIMING S          | SPECIFICATIONS   |                 |       |                                      |     |      |
|                   |                  | ADS8354         |       |                                      | 640 | ns   |
| t <sub>CONV</sub> | Conversion time  | ADS7854         |       |                                      | 450 | ns   |
|                   |                  | ADS7254         |       |                                      | 450 | ns   |

## Table 14. 32-CLK, Single-SDO Interface Specific Timing

## 8.5.3.2.3 16-CLK, Dual-SDO Mode (CFR.B11 = 1, CFR.B10 = 0)

The 16-CLK, dual-SDO mode is designed to support the maximum throughput at lower SCLK frequencies. This interface mode is not supported by the ADS8354.

For the ADS7854 and ADS7254, this interface mode can be selected by writing CFR.B11 = 1 and CFR.B10 = 0. In this mode, the SDO\_A pin outputs the ADC\_A conversion result and the SDO\_B pin outputs the ADC\_B conversion result. Figure 92 shows a detailed timing diagram for this mode.



Figure 92. 16-CLK, Dual-SDO Mode Timing Diagram



## ADS8354, ADS7854, ADS7254 SBAS556B – OCTOBER 2013 – REVISED AUGUST 2014

www.ti.com

A  $\overline{\text{CS}}$  falling edge brings the serial data bus out of 3-state and also outputs a 0 on the SDO\_A and SDO\_B pins. The subsequent SCLK falling edges are used for conversion and for data transfer using the serial interface, as shown in Table 15.

The sample-and-hold circuit goes back into sample mode as soon as the conversion process is over.

|         |       | LAUNCH EDGE |            |            |   |            |            |      |             |      |  |  |
|---------|-------|-------------|------------|------------|---|------------|------------|------|-------------|------|--|--|
| DEVICE  | PINS  | CS          | SCLK       |            |   |            |            |      |             |      |  |  |
|         |       | Ļ           | ↓ <b>1</b> | ↓ <b>2</b> | _ | <b>↓13</b> | <b>↓14</b> | ↓15  | ↓ <b>16</b> | ↑    |  |  |
| ADS7854 | SDO-A | 0           | 0          | D13_A      | — | D2_A       | D1_A       | D0_A | 0           | Hi-Z |  |  |
| AD37634 | SDO-B | 0           | 0          | D13_B      | — | D2_B       | D1_B       | D0_B | 0           | Hi-Z |  |  |
| ADS7254 | SDO-A | 0           | 0          | D11_A      | — | D0_A       | 0          | 0    | 0           | Hi-Z |  |  |
| AD57254 | SDO-B | 0           | 0          | D11_B      | _ | D0_B       | 0          | 0    | 0           | Hi-Z |  |  |

## Table 15. Data Launch Edge

In this mode, at least 16 SCLK falling edges must be given to validate the read or write frame. A  $\overline{CS}$  rising edge ends the frame and puts the serial bus into 3-state.

Refer to Table 16 for timing specifications specific to this serial interface mode.

## Table 16. 16-CLK, Dual-SDO Interface Specific Timing

|                                   | PARAMETER        | TEST CONDITIONS | MIN  | ТҮР                   | MAX | UNIT |  |  |  |  |
|-----------------------------------|------------------|-----------------|------|-----------------------|-----|------|--|--|--|--|
| TIMING REQUIREMENTS               |                  |                 |      |                       |     |      |  |  |  |  |
|                                   |                  | ADS7854         | 55.5 |                       |     | ns   |  |  |  |  |
| t <sub>CLK</sub>                  | CLOCK period     | ADS7254         | 55.5 |                       |     | ns   |  |  |  |  |
|                                   |                  | ADS7854         |      | $4 \times t_{CLK}$    |     | ns   |  |  |  |  |
| t <sub>ACQ</sub>                  | Acquisition time | ADS7254         |      | 6 × t <sub>CLK</sub>  |     | ns   |  |  |  |  |
| TIMING                            | SPECIFICATIONS   |                 |      |                       |     |      |  |  |  |  |
|                                   | Conversion time  | ADS7854         |      | 14 × t <sub>CLK</sub> |     | ns   |  |  |  |  |
| t <sub>CONV</sub> Conversion time |                  | ADS7254         |      | 12 × t <sub>CLK</sub> |     | ns   |  |  |  |  |

## ADS8354, ADS7854, ADS7254

SBAS556B-OCTOBER 2013-REVISED AUGUST 2014

#### www.ti.com

**NSTRUMENTS** 

EXAS

## 8.5.3.2.4 16-CLK, Single-SDO Mode (CFR.B11 = 1, CFR.B10 = 1)

The 16-CLK, single-SDO mode provides the option of using only one SDO pin (SDO\_A) and a lower-speed clock to read the conversion results of both ADCs. This interface mode is not supported by the ADS8354.

For the ADS7854 and ADS7254, this mode can be selected by writing CFR.B11 = 1 and CFR.B10 = 1. The SDO\_A pin is used to output the conversion results of both ADCs (ADC\_A and ADC\_B). SDO\_B remains in 3-state and can be treated as a no connect (NC) pin. Figure 93 shows a detailed timing diagram for this mode.



Figure 93. 16-CLK, Single-SDO Mode Timing Diagram

A  $\overline{CS}$  falling edge brings the serial data bus out of 3-state and also outputs a 0 on the SDO\_A pin. The subsequent SCLK falling edges are used for conversion and for data transfer using the serial interface, as shown in Table 17.

The sample-and-hold circuit goes back into sample mode as soon as the conversion process is over.

|         |       |         |           |            |        |            |            | LAUN       | CH ED      | GE         |    |            |            |            |             |      |
|---------|-------|---------|-----------|------------|--------|------------|------------|------------|------------|------------|----|------------|------------|------------|-------------|------|
| DEVICE  | PIN   | CS SCLK |           |            |        |            |            |            |            |            | CS |            |            |            |             |      |
|         |       | ↓       | <b>↓1</b> | ↓ <b>2</b> | — ↓13  | <b>↓14</b> | <b>↓15</b> | <b>↓16</b> | <b>↓17</b> | <b>↓18</b> | _  | <b>↓29</b> | <b>↓30</b> | <b>↓31</b> | ↓ <b>32</b> | 1    |
| ADS7854 | SDO-A | 0       | 0         | D13_A      | — D2_A | D1_A       | D0_A       | 0          | 0          | D13_B      | _  | D2_B       | D1_B       | D0_B       | 0           | Hi-Z |
| ADS7254 | SDO-A | 0       | 0         | D11_A      | — D0_A | 0          | 0          | 0          | 0          | D11_B      |    | D0_B       | 0          | 0          | 0           | Hi-Z |

Table 17. Data Launch Edge



In this mode, at least 32 SCLK falling edges must be given to validate the read/write frame. A  $\overline{CS}$  rising edge ends the frame and puts the serial bus into 3-state.

Refer to Table 18 for timing specifications specific to this serial interface mode.

|                   | PARAMETER        | TEST CONDITIONS | MIN                   | TYP                   | MAX | UNIT |  |  |  |  |  |  |
|-------------------|------------------|-----------------|-----------------------|-----------------------|-----|------|--|--|--|--|--|--|
| TIMING F          | REQUIREMENTS     |                 |                       |                       |     |      |  |  |  |  |  |  |
|                   |                  | ADS7854         | 55.5                  |                       |     | ns   |  |  |  |  |  |  |
| t <sub>CLK</sub>  | CLOCK period     | ADS7254         | 55.5                  |                       |     | ns   |  |  |  |  |  |  |
|                   |                  | ADS7854         |                       | 19 × t <sub>CLK</sub> |     | ns   |  |  |  |  |  |  |
| t <sub>ACQ</sub>  | Acquisition time | ADS7254         |                       | 21 × t <sub>CLK</sub> |     | ns   |  |  |  |  |  |  |
| TIMING S          | SPECIFICATIONS   |                 |                       |                       |     |      |  |  |  |  |  |  |
| t Conversion time | ADS7854          |                 | 14 × t <sub>CLK</sub> |                       | ns  |      |  |  |  |  |  |  |
| t <sub>CONV</sub> | Conversion time  | ADS7254         |                       | 12 × t <sub>CLK</sub> |     | ns   |  |  |  |  |  |  |

## Table 18. 16-CLK, Single-SDO Interface Specific Timing

## 8.5.4 Low-Power Modes

In normal mode of operation, all internal circuits of the device are always powered up and the device is always ready to commence a new conversion. This mode enables the device to support the rated throughput. The device also supports two low-power modes to optimize the power consumption at lower throughputs: STANDBY mode and software power-down (SPD) mode.

## 8.5.4.1 STANDBY Mode

The device supports a STANDBY mode of operation where some of the internal circuits of the device are powered down. However, if bit 6 in configuration register is set to 1 (CFR.B6 = 1), then the internal reference is not powered down and the contents of the REFDAC\_A and REFDAC\_B registers are retained to enable faster power-up to a normal mode of operation.

As shown in Figure 94, a valid write operation in frame (F) to program the configuration register with B5 set to 1 (CFR.B5 = 1) places the device into a STANDBY mode <u>of operation</u> on the following CS rising edge. While in STANDBY mode, SDO\_A and SDO\_B output all 1s when CS is low and remain in 3-state when CS is high.

To remain in STANDBY mode, SDI must remain low in the subsequent frames.



Note that N is a function of the device configuration, as described in Table 3.

Figure 94. Enter STANDBY Mode



As shown in Figure 95, a valid write operation in frame (F+3) by writing the configuration register with B5 set to 0 (CFR.B5 = 0) brings the device out of STANDBY mode on the following  $\overline{CS}$  rising edge. Frame (F+3) must have at least 48 SCLK falling edges.

After exiting the STANDBY mode, a delay of  $t_{PU\_STDBY}$  must elapse for the internal circuits to fully power-up and resume normal operation in frame (F+4). Device configuration for frame (F+4) is determined by the status of the CFR.B[11:6] bits programmed during frame (F+3).

|                       | Frame (F+2)                  | Frame (F+3)                                                                  | Device exits<br>STANDBY mode | Frame (F+4)                              |
|-----------------------|------------------------------|------------------------------------------------------------------------------|------------------------------|------------------------------------------|
| CS                    | Device in<br>STANDBY<br>mode |                                                                              |                              | ·<br>                                    |
| SCLK                  |                              |                                                                              | 48                           | 1 2 15 16 N                              |
| SDO-A<br>and<br>SDO-B |                              | These bits set device<br>configuration for Frame (F+4)<br>I = 1 CFG.B[5] = 0 |                              | Valid Data as per device configuration - |
| SDI                   | ~( c                         | FG.B[15:12] = 1000b<br>CFG.B[11:6]<br>CFG.B[4:0] = 00000b                    | λ                            | CFG settings for Frame (F+5)             |

Note that N is a function of the device configuration, as described in Table 3.

# Figure 95. Exit STANDBY Mode

Refer to the Timing Characteristics: Serial Interface for timing specifications for this operating mode.



## 8.5.4.2 Software Power-Down (SPD) Mode

In software power-down (SPD) mode, all internal circuits (including the internal references) are powered down. However, the contents of the REFDAC\_A and REFDAC\_B registers are retained.

As shown in Figure 96, to enter SPD mode, the device must be selected (by bringing  $\overline{CS}$  low) and SDI must be kept high for a minimum of 48 SCLK cycles during frame (F). The device goes to SPD on the  $\overline{CS}$  rising edge following frame (F). While in SPD mode, SDO\_A and SDO\_B go to 3-state irrespective of the status of the  $\overline{CS}$  signal.

To remain in SPD mode, SDI must remain high in subsequent frames.



Figure 96. Enter SPD Mode

As shown in Figure 97, to exit SPD mode, the device must be selected (by bringing  $\overline{CS}$  low) and SDI must be kept low for a minimum of 48 SCLK cycles during frame (F+3). The device starts powering-up on a  $\overline{CS}$  rising edge following frame (F+3). After frame (F+3), a delay of  $t_{PU_SPD}$  must elapse before programming the configuration register.

A valid write operation in frame (F+4) sets the device configuration for frame (F+5). Frame (F+4) must have at least 48 SCLK falling edges. The output data in frame (F+4) should be discarded.





Refer to the Timing Characteristics: Serial Interface for timing specifications for this operating mode.

## 8.5.5 Frame Abort, Reconversion, or Short-Cycling

As discussed in Figure 98, the minimum number of SCLK falling edges (N) that must be provided between the beginning and end of the frame depends on the serial interface mode. The SCLK falling edges (N) program the device and retrieve the conversion result. If  $\overline{CS}$  is brought high before the expected number of SCLK falling edges are provided, the current frame is aborted and the device starts sampling the new analog input signal.

If frame (F) is aborted, then the register write operation attempted in frame (F) is considered invalid and the internal registers are not updated. The device continues to have the same configuration in frame (F+1) from frame (F).

The output data bits latched before the  $\overline{CS}$  rising edge are still valid data that correspond to sample N.





Refer to the Timing Characteristics: Serial Interface for timing specifications for this operating mode.



# 9 Application and Implementation

# 9.1 Application Information

The two primary circuits required to maximize the performance of a high-precision, successive approximation register (SAR), analog-to-digital converter (ADC) are the input driver and the reference driver circuits. This section details some general principles for designing these circuits, and some application circuits designed using these devices.

The device supports operation either with an internal or external reference source. Refer to the *Reference* section for details about the decoupling requirements.

The reference source to the ADC must provide low-drift and very accurate dc voltage and support the dynamic charge requirements without affecting the noise and linearity performance of the device. The output broadband noise (typically in the order of a few 100  $\mu$ V<sub>RMS</sub>) of the reference source must be appropriately filtered by using a low-pass filter with a cutoff frequency of a few hundred hertz. After band-limiting the noise from the reference source, the next important step is to design a reference buffer that can drive the dynamic load posed by the reference input of the ADC. At the start of each conversion, the reference buffer must regulate the voltage of the reference pin within 1 LSB of the intended value. This condition necessitates the use of a large filter capacitor at the reference pin of the ADC. The amplifier selected to drive the reference input pin must be stable while driving this large capacitor and should have low output impedance, low offset, and temperature drift specifications. To reduce the dynamic current requirements and crosstalk between the channels, a separate reference buffer is recommended for driving the reference input of each ADC channel.

The input driver circuit for a high-precision ADC mainly consists of two parts: a driving amplifier and a fly-wheel RC filter. The amplifier is used for signal conditioning of the input voltage and its low output impedance provides a buffer between the signal source and the switched capacitor inputs of the ADC. The RC filter helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC and functions as an antialiasing filter to band-limit the wideband noise contributed by the front-end circuit. Careful design of the front-end circuit is critical to meet the linearity and noise performance of a high-precision ADC.

## 9.1.1 Input Amplifier Selection

Selection criteria for the input amplifiers is highly dependent on the input signal type and the performance goals of the data acquisition system. Some key amplifier specifications to consider while selecting an appropriate amplifier to drive the inputs of the ADC are:

• Small-signal bandwidth. Select the small-signal bandwidth of the input amplifiers to be as high as possible after meeting the power budget of the system. Higher bandwidth reduces the closed-loop output impedance of the amplifier, thus allowing the amplifier to more easily drive the low cutoff frequency RC filter at the ADC inputs. Higher bandwidth also minimizes the harmonic distortion at higher input frequencies. In order to maintain the overall stability of the input driver circuit, the amplifier bandwidth should be selected as described in Equation 8:

Unity – Gain Bandwidth 
$$\geq 4 \times \left(\frac{1}{2\pi \times (R_{FLT} + R_{FLT}) \times C_{FLT}}\right)$$

 Noise. Noise contribution of the front-end amplifiers should be as low as possible to prevent any degradation in SNR performance of the system. As a rule of thumb, to ensure that the noise performance of the data acquisition system is not limited by the front-end circuit, the total noise contribution from the front-end circuit should be kept below 20% of the input-referred noise of the ADC. Noise from the input driver circuit is bandlimited by designing a low cutoff frequency RC filter and is calculated by Equation 9:

$$N_{G} \times \sqrt{2} \times \sqrt{\left(\frac{V_{f_{-}AMP_{-}PP}}{6.6}\right)^{2} + e_{n_{-}RMS}^{2} \times \frac{\pi}{2} \times f_{-3dB}} \leq \frac{1}{5} \times \frac{V_{REF}}{\sqrt{2}} \times 10^{-\left(\frac{SNR(dB)}{20}\right)}$$

where:

- $V_{1/f AMP PP}$  is the peak-to-peak flicker noise in  $\mu V$ ,
- $e_{n RMS}$  is the amplifier broadband noise density in nV/ $\sqrt{Hz}$ ,
- f<sub>-3dB</sub> is the 3-dB bandwidth of the RC filter, and
- N<sub>G</sub> is the noise gain of the front-end circuit, which is equal to 1 in a buffer configuration.

(8)

(9)

48

- Distortion. Both the ADC and the input driver introduce nonlinearity in a data acquisition block. As a rule of thumb, to ensure that the distortion performance of the data acquisition system is not limited by the front-end circuit, the distortion of the input driver should be at least 10 dB lower than the distortion of the ADC, as shown in Equation 10.

$$\mathsf{THD}_{\mathsf{AMP}} \leq \mathsf{THD}_{\mathsf{ADC}} - 10 \, (\mathsf{dB})$$

Settling Time. For dc signals with fast transients that are common in a multiplexed application, the input signal must settle to the desired accuracy at the inputs of the ADC during the acquisition time window. This condition is critical to maintain the overall linearity performance of the ADC. Typically, the amplifier data sheets specify the output settling performance only up to 0.1% to 0.001%, which may not be sufficient for the desired accuracy. Therefore, the settling behavior of the input driver should always be verified by TINA™-SPICE simulations before selecting the amplifier.

## 9.1.2 Antialiasing Filter

Converting analog-to-digital signals requires sampling an input signal at a constant rate. Any higher frequency content in the input signal beyond half the sampling frequency is digitized and folded back into the low-frequency spectrum. This process is called aliasing. Therefore, an analog, antialiasing filter must be used to remove the harmonic content from the input signal before being sampled by the ADC. An antialiasing filter is designed as a low-pass, RC filter, for which the 3-dB bandwidth is optimized based on specific application requirements. For dc signals with fast transients (including multiplexed input signals), a high-bandwidth filter is designed to allow accurately settling the signal at the ADC inputs during the small acquisition time window. For ac signals, the filter bandwidth should be kept low to band-limit the noise fed into the ADC input, thereby increasing the signal-tonoise ratio (SNR) of the system.

A filter capacitor, C<sub>FLT</sub>, connected across the ADC inputs (as shown in Figure 99), filters the noise from the frontend drive circuitry, reduces the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitors during the acquisition process. As a rule of thumb, the value of this capacitor should be at least 10 times the specified value of the ADC sampling capacitance. For these devices, the input sampling capacitance is equal to 40 pF. Thus, the value of C<sub>FLT</sub> should be greater than 400 pF. The capacitor should be a COG- or NPO-type because these capacitor types have a high-Q, low-temperature coefficient, and stable electrical characteristics under varying voltages, frequency, and time.

Note that driving capacitive loads can degrade the phase margin of the input amplifiers, thus making the amplifier marginally unstable. To avoid amplifier stability issues, series isolation resistors (R<sub>FIT</sub>) are used at the output of the amplifiers. A higher value of R<sub>FLT</sub> is helpful from the amplifier stability perspective, but adds distortion as a result of interactions with the nonlinear input impedance of the ADC. Distortion increases with source impedance, input signal frequency, and input signal amplitude. Therefore, the selection of R<sub>FLT</sub> requires balancing the stability and distortion of the design. For these devices, TI recommends limiting the value of R<sub>FLT</sub> to a maximum of 22 Ω in order to avoid any significant degradation in linearity performance. The tolerance of the selected resistors can be chosen as 1% because the use of a differential capacitor at the input balances the effects resulting from any resistor mismatch.

Copyright © 2013-2014, Texas Instruments Incorporated









## 9.2 Typical Applications



### 9.2.1 DAQ Circuit to Achieve Maximum SINAD for a 10-kHz Input Signal at Full Throughput

NOTE: Only one ADC channel is shown in this diagram. Replicate the same circuit for other ADC channels.

## Figure 100. DAQ Circuit: Maximum SINAD for a 10-kHz Input Signal at Full Throughput, 32-CLK Interface



NOTE: Only one ADC channel is shown in this diagram. Replicate the same circuit for other ADC channels.

# Figure 101. DAQ Circuit: Maximum SINAD for a 10-kHz Input Signal at Full Throughput, 16-CLK Interface



(1) When using the REF5050, AVDD must be set to 5.5 V.

## Figure 102. Reference Drive Circuit

## Typical Applications (continued)

## 9.2.1.1 Design Requirements

To design an application circuit optimized to achieve target specifications listed in Table 19.

| TARGET SPE | CIFICATIONS |         |                           | TEST CONDITIONS   |                  |  |  |  |  |  |
|------------|-------------|---------|---------------------------|-------------------|------------------|--|--|--|--|--|
| SNR        | THD         | DEVICE  | INPUT SIGNAL<br>FREQUENCY | THROUGHPUT        | INTERFACE MODE   |  |  |  |  |  |
| > 88 dB    | < -100 dB   | ADS8354 | 10 kHz                    | Maximum supported | 32-CLK, dual-SDO |  |  |  |  |  |
| > 83.5 dB  | < -95 dB    | ADS7854 | 10 kHz                    | Maximum supported | 32-CLK, dual-SDO |  |  |  |  |  |
| > 80.5 dB  | <88 dB      | ADS7854 | 10 kHz                    | Maximum supported | 16-CLK, dual-SDO |  |  |  |  |  |
| > 72.5 dB  | <88 dB      | ADS7254 | 10 kHz                    | Maximum supported | 32-CLK, dual-SDO |  |  |  |  |  |
| > 71.5 dB  | < -85 dB    | ADS7254 | 10 kHz                    | Maximum supported | 16-CLK, dual-SDO |  |  |  |  |  |

# 9.2.1.2 Detailed Design Procedure

Best practice is for the distortion from the input driver to be at least 10 dB less than the ADC distortion. The distortion resulting from variation in the common-mode signal is eliminated by using a fully-differential amplifier (FDA) that establishes a fixed common-mode level at the ADC input. The low-power THS4521, used as an input driver, provides exceptional ac performance because of its extremely low-distortion and high-bandwidth specifications. The output common-mode voltage of the THS4521 is set by the voltage provided on its  $V_{OCM}$  pin. In addition, the components of the antialiasing filter are such that the noise from the front-end circuit is kept low without adding distortion to the input signal.

The application circuit illustrated in Figure 100 is optimized to achieve the lowest distortion and lowest noise for a 10-kHz input signal fed to the ADS8354 or ADS7854 or ADS7254 operating at full throughput with the default 32-CLK, dual-SDO interface mode. The input signal is processed through a high-bandwidth, low-distortion, fully-differential amplifier and a low-pass RC filter before being fed into the device.

The ADS7854 and the ADS7254 also support 16-CLK interface modes that achieve the rated throughput rate at much lower SCLK frequencies. However, when using the 16-CLK interface modes, the device receives less acquisition time when compared to the 32-CLK interface modes. The application circuit illustrated in Figure 101 is optimized to achieve the lowest distortion and lowest noise for a 10-kHz input signal fed to the ADS7854 or ADS7254 operating at full throughput with the 16-CLK, dual-SDO interface mode. The input signal is processed through a high-bandwidth, low-distortion, fully-differential amplifier and a low-pass RC filter before being fed into the device.

Figure 102 illustrates the reference driver circuit when operation with an external reference is desired. The reference voltage is generated by the high-precision, low-noise REF50xx circuit. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 160 Hz. The decoupling capacitor on each reference pin is selected to be 10  $\mu$ F. The low output impedance, low noise, and fast settling time makes the OPA2350 a good choice for driving this high capacitive load.



## 9.2.1.3 Application Curves

To minimize external components and to maximize the dynamic range of the ADC, device is configured to operate with internal reference (CFR.B6 = 1) and  $\pm 2 \times V_{REF \times}$  input full scale range (CFR.B9 = 1).

Figure 103, Figure 104, and Figure 105, show the FFT plots and test results obtained with the ADS8354, ADS7854, and ADS7254, respectively, operating at full throughput with a 32-CLK interface and the circuit configuration of Figure 100.



Figure 106 and Figure 107 show the FFT plots and test results obtained with the ADS7854 and ADS7254, respectively, operating at full throughput with 16-CLK interface and the circuit configuration of Figure 101.





## 9.2.2 DAQ Circuit to Achieve Maximum SINAD for a 100-kHz Input Signal at Full Throughput



NOTE: Only one ADC channel is shown in this diagram. Replicate the same circuit for other ADC channels.

(1) The 330 pF capacitors are not required for ADS7854 and ADS7254.

# Figure 108. DAQ Circuit: Maximum SINAD for a 100-kHz Input Signal at Full Throughput



(1) When using the REF5050, AVDD must be set to 5.5 V.

Figure 109. Reference Drive Circuit

## 9.2.2.1 Design Requirements

To design an application circuit optimized to achieve target specifications listed in Table 20.

| TARGET SPE | CIFICATIONS | TEST CONDITIONS |                           |                   |                  |  |  |  |  |
|------------|-------------|-----------------|---------------------------|-------------------|------------------|--|--|--|--|
| SNR        | THD         | DEVICE          | INPUT SIGNAL<br>FREQUENCY | THROUGHPUT        | INTERFACE MODE   |  |  |  |  |
| > 86 dB    | < -95 dB    | ADS8354         | 100 kHz                   | Maximum supported | 32-CLK, dual-SDO |  |  |  |  |
| > 81.5 dB  | < -90 dB    | ADS7854         | 100 kHz                   | Maximum supported | 32-CLK, dual-SDO |  |  |  |  |
| > 79.5 dB  | <88 dB      | ADS7854         | 100 kHz                   | Maximum supported | 16-CLK, dual-SDO |  |  |  |  |
| > 72 dB    | <88 dB      | ADS7254         | 100 kHz                   | Maximum supported | 32-CLK, dual-SDO |  |  |  |  |
| > 71 dB    | < –85 dB    | ADS7254         | 100 kHz                   | Maximum supported | 16-CLK, dual-SDO |  |  |  |  |

## **Table 20. Target Specifications**

# 9.2.2.2 Detailed Design Procedure

Best practice is for the distortion from the input driver to be at least 10 dB less than the ADC distortion. The distortion resulting from variation in the common-mode signal is eliminated by using a fully-differential amplifier (FDA) that establishes a fixed common-mode level at the ADC input. The low-power THS4521, used as an input driver, provides exceptional ac performance because of its extremely low-distortion and high-bandwidth specifications. The output common-mode voltage of the THS4521 is set by the voltage provided on its  $V_{OCM}$  pin. In addition, the components of the antialiasing filter are such that the noise from the front-end circuit is kept low without adding distortion to the input signal.

The application circuit illustrated in Figure 108 is optimized to achieve the lowest distortion and lowest noise for a 100-kHz input signal fed to the ADS8354 or ADS7854 or ADS7254 operating at full throughput. The input signal is processed through a high-bandwidth, low-distortion, fully-differential amplifier and a low-pass RC filter before being fed into the device.

Figure 102 illustrates the reference driver circuit when operation with an external reference is desired. The reference voltage is generated by the high-precision, low-noise REF50xx circuit. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 160 Hz. The decoupling capacitor on each reference pin is selected to be 10  $\mu$ F. The low output impedance, low noise, and fast settling time makes the OPA2350 a good choice for driving this high capacitive load.



## 9.2.2.3 Application Curves

To minimize external components and to maximize the dynamic range of the ADC, device is configured to operate with internal reference (CFR.B6 = 1) and  $\pm 2 \times V_{REF_x}$  input full scale range (CFR.B9 = 1).

Figure 110, Figure 111, and Figure 112 show the FFT plots and test results obtained with the ADS8354, ADS7854 and ADS7254, respectively, operating at full throughput with a 32-CLK interface and the circuit configuration of Figure 108.





Figure 113 and Figure 114 show the FFT plots and test results obtained with the ADS7854 and ADS7254, respectively, operating with a 16-CLK interface and the circuit configuration of Figure 108.





## ADS8354, ADS7854, ADS7254 SBAS556B – OCTOBER 2013 – REVISED AUGUST 2014

# 10 Power-Supply Recommendations

The devices have two separate power supplies: AVDD and DVDD. The device operates on AVDD; DVDD is used for the interface circuits. AVDD and DVDD can be independently set to any value within the permissible ranges.

When using the device with  $\pm 2 \times V_{REF}$  input range (CFR.B9 = 1), the AVDD supply voltage value defines the permissible voltage swing on the analog input pins. To avoid saturation of output codes, and to use the full dynamic range on the analog input pins, AVDD must be set as shown in Equation 11, Equation 12, and Equation 13:

$$AVDD \ge 2 \times V_{REF_A}$$
(11) $AVDD \ge 2 \times V_{REF_B}$ (12) $4.75 V \le AVDD \le 5.25 V$ (13)

Decouple the AVDD and DVDD pins with the GND pin using individual  $10-\mu F$  decoupling capacitors, as shown in Figure 115.



Figure 115. Power-Supply Decoupling



# 11 Layout

## 11.1 Layout Guidelines

Figure 116 shows a board layout example for the ADS8354, ADS7854, and ADS7254 with the WQFN package. Use a ground plane underneath the device and partition the PCB into analog and digital sections. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources. As shown in Figure 116, the analog input and reference signals are routed on the left side of the board and the digital connections are routed on the right side of the device.

The power sources to the device must be clean and well-bypassed. Use  $10-\mu$ F, ceramic bypass capacitors in close proximity to the analog (AVDD) and digital (DVDD) power-supply pins. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane using short, low impedance paths.

The REFIO-A and REFIO-B reference inputs and outputs are bypassed with 10- $\mu$ F, X7R-grade, 0805-size, 16-V rated ceramic capacitors (C<sub>REF-x</sub>). Place the reference bypass capacitors as close as possible to the reference REFIO-x pins and connect the bypass capacitors using short, low-inductance connections. Avoid placing vias between the REFIO-x pins and the bypass capacitors. Small 0.1- $\Omega$  to 0.2- $\Omega$  resistors (R<sub>REF-x</sub>) are used in series with the reference bypass capacitors to improve stability.

The fly-wheel RC filters are placed immediately next to the input pins. Among ceramic surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. Figure 116 shows  $C_{IN-A}$  and  $C_{IN-B}$  filter capacitors placed across the analog input pins of the device.

## 11.2 Layout Example



Figure 116. Recommended Layout



# **12 Device and Documentation Support**

## 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|---------|----------------|--------------|------------------------|---------------------|------------------------|
| ADS8354 | Click here     | Click here   | Click here             | Click here          | Click here             |
| ADS7854 | Click here     | Click here   | Click here             | Click here          | Click here             |
| ADS7254 | Click here     | Click here   | Click here             | Click here          | Click here             |

## Table 21. Related Links

## **12.2 Related Documentation**

- TIPD117 Verified Design Reference Guide: 12 Bit 1 MSPS Single Supply Dual Channel Data Acquisition System for Optical Encoders in Motor Control Application Reference Design, SLAU517.
- REF5050 Data Sheet, SBOS410.
- OPA2350 Data Sheet, SBOS099.
- THS4521 Data Sheet, SBOS458.

## 12.3 Trademarks

TINA is a trademark of Texas Instruments Inc.. All other trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



7-Sep-2014

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | 0    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ADS7254IPW       | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ADS7254        | Samples |
| ADS7254IPWR      | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ADS7254        | Samples |
| ADS7254IRTER     | ACTIVE | WQFN         | RTE     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7254           | Samples |
| ADS7254IRTET     | ACTIVE | WQFN         | RTE     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7254           | Samples |
| ADS7854IPW       | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ADS7854        | Samples |
| ADS7854IPWR      | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ADS7854        | Samples |
| ADS7854IRTER     | ACTIVE | WQFN         | RTE     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7854           | Samples |
| ADS7854IRTET     | ACTIVE | WQFN         | RTE     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 7854           | Samples |
| ADS8354IPW       | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ADS8354        | Samples |
| ADS8354IPWR      | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ADS8354        | Samples |
| ADS8354IRTER     | ACTIVE | WQFN         | RTE     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 8354           | Samples |
| ADS8354IRTET     | ACTIVE | WQFN         | RTE     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 8354           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.



7-Sep-2014

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package die adhesive used between the die adhesive

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ADS7254IPWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS7254IRTER                | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7254IRTET                | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7854IPWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS7854IRTER                | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7854IRTET                | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8354IPWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS8354IRTER                | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8354IRTET                | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ADS7254IPWR                 | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| ADS7254IRTER                | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| ADS7254IRTET                | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| ADS7854IPWR                 | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| ADS7854IRTER                | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| ADS7854IRTET                | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| ADS8354IPWR                 | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| ADS8354IRTER                | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| ADS8354IRTET                | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



- A. All linear almensions are in millimeters. Dimensioning and tolerancing per A B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. Falls within JEDEC MO-220.





# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# RTE (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated