

# LMC7211 Tiny CMOS Comparator with Rail-to-Rail Input and Push-Pull Output

Check for Samples: LMC7211-N

#### **FEATURES**

- Tiny SOT 23-5 package saves space
- Package is less than 1.43 mm thick
- Guaranteed specs at 2.7V, 5V, 15V supplies
- Typical supply current 7 µA at 5V
- Response time of 4 µs at 5V
- **Push-pull output**
- Input common-mode range beyond V- and V+
- Low input current

### **APPLICATIONS**

- **Battery Powered Products**
- **Notebooks and PDAs**
- **PCMCIA** cards
- **Mobile Communications**
- **Alarm and Security circuits**
- **Direct Sensor Interface**
- Replaces amplifiers used as comparators with better performance and lower current

#### DESCRIPTION

The LMC7211 is a micropower CMOS comparator available in the space saving SOT23-5 package. This makes the comparator ideal for space and weight critical designs. The LMC7211 is supplied in two offset voltage grades, 5 mV and 15 mV.

The main benefits of the Tiny package are most apparent in small portable electronic devices, such as mobile phones, pagers, notebook computers, personal digital assistants, and PCMCIA cards. The rail-to-rail input voltage makes the LMC7211 a good choice for sensor interfacing, such as light detector circuits, optical and magnetic sensors, and alarm and status circuits.

The Tiny Comparator's outside dimensions (length x width x height) of 3.05mm x 3.00mm x 1.43mm allow it to fit into tight spaces on PC boards.

See the LMC7221 for a comparator with an open-drain output.

### CONNECTION DIAGRAM



**Top View** 



Figure 2. 5-Pin SOT23-5 **Top View** 



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# Absolute Maximum Ratings (1)

| ESD Tolerance (2)                   |                     | 2 kV                                  |  |  |  |
|-------------------------------------|---------------------|---------------------------------------|--|--|--|
| Differential Input Voltag           | 9                   | $(V_{CC})$ +0.3V to $(-V_{CC})$ -0.3V |  |  |  |
| Voltage at Input/Output             | Pin                 | $(V_{CC}) + 0.3V$ to $(-V_{CC})-0.3V$ |  |  |  |
| Supply Voltage (V+-V-)              |                     | 16V                                   |  |  |  |
| Current at Input Pin (3)            |                     | ±5 mA                                 |  |  |  |
| Current at Output Pin (4)           | (5)                 | ±30 mA                                |  |  |  |
| Current at Power Suppl              | y Pin               | 40 mA                                 |  |  |  |
| Lead Temperature                    | (soldering, 10 sec) | 260°C                                 |  |  |  |
| Storage Temperature R               | ange                | −65°C to +150°C                       |  |  |  |
| Junction Temperature <sup>(6)</sup> |                     | 150°                                  |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
- (2) Human body model, 1.5 kΩ in series with 100 pF.
- (3) Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage rating.
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely affect reliability.
- (5) Do not short circuit output to V+, when V+ is greater than 12V or reliability will be adversely affected.
- (6) The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

# Operating Ratings (1)

| <u> </u>                                        |               |                     |                                |
|-------------------------------------------------|---------------|---------------------|--------------------------------|
| Supply Voltage                                  |               |                     | 2.7 ≤ V <sub>CC</sub> ≤ 15V    |
| Junction Temperature Range LMC7211AI, LMC7211BI | e             |                     | -40°C ≤ T <sub>J</sub> ≤ +85°C |
| Thermal Resistance $(\theta_{JA})$              | SO-8 Package, | 8-Pin Surface Mount | 180°C/W                        |
|                                                 | M05A Package, | 5-Pin Surface Mount | 325°C/W                        |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.

# 2.7V Electrical Characteristics

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                                 | Conditions                  | Typ <sup>(1)</sup> | LMC7211AI<br>Limit <sup>(2)</sup> | LMC7211BI<br>Limit <sup>(2)</sup> | Units     |
|-------------------|-------------------------------------------|-----------------------------|--------------------|-----------------------------------|-----------------------------------|-----------|
| V <sub>OS</sub>   | Input Offset Voltage                      |                             | 3                  | 5<br><b>8</b>                     | 15<br><b>18</b>                   | mV<br>max |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Temperature Drift |                             | 1.0                |                                   |                                   | μV/°C     |
|                   | Input Offset Voltage Average<br>Drift     | See (3)                     | 3.3                |                                   |                                   | μV/Month  |
| I <sub>B</sub>    | Input Current                             |                             | 0.04               |                                   |                                   | pA        |
| Ios               | Input Offset Current                      |                             | 0.02               |                                   |                                   | pA        |
| CMRR              | Common Mode Rejection<br>Ratio            | 0V ≤ V <sub>CM</sub> ≤ 2.7V | 75                 |                                   |                                   | dB        |
| PSRR              | Power Supply Rejection Ratio              | 2.7V ≤ V <sup>+</sup> ≤ 15V | 80                 |                                   |                                   | dB        |
| A <sub>V</sub>    | Voltage Gain                              |                             | 100                |                                   |                                   | dB        |

- (1) Typical values represent the most likely parametric norm.
- (2) All limits are guaranteed by testing or statistical analysis.
- (3) Input offset voltage average drift is calculated by dividing the accelerated operating life V<sub>OS</sub> drift by the equivalent operational time. This represents worst case input conditions and includes the first 30 days of drift.



# 2.7V Electrical Characteristics (continued)

Unless otherwise specified, all limits guaranteed for  $T_J = 25$ °C,  $V^+ = 2.7$ V,  $V^- = 0$ V,  $V_{CM} = V_O = V+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter                       | Conditions                 | Typ <sup>(1)</sup> | LMC7211AI<br>Limit <sup>(2)</sup> | LMC7211BI<br>Limit <sup>(2)</sup> | Units     |
|-----------------|---------------------------------|----------------------------|--------------------|-----------------------------------|-----------------------------------|-----------|
| CMVR            | Input Common-Mode Voltage Range | CMRR > 55 dB               | 3.0                | 2.9<br><b>2.7</b>                 | 2.9<br><b>2.7</b>                 | V<br>min  |
|                 |                                 | CMRR > 55 dB               | -0.3               | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>                | V<br>max  |
| V <sub>OH</sub> | Output Voltage High             | I <sub>load</sub> = 2.5 mA | 2.5                | 2.4<br><b>2.3</b>                 | 2.4<br><b>2.3</b>                 | V<br>min  |
| V <sub>OL</sub> | Output Voltage Low              | I <sub>load</sub> = 2.5 mA | 0.2                | 0.3<br><b>0.4</b>                 | 0.3<br><b>0.4</b>                 | V<br>max  |
| Is              | Supply Current                  | V <sub>OUT</sub> = Low     | 7                  | 12<br><b>14</b>                   | 12<br><b>14</b>                   | μA<br>max |

# 5.0V and 15.0V Electrical Characteristics

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 5.0V$  and 15V,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                          | Conditions                           | Typ <sup>(1)</sup> | LMC7211AI<br>Limit <sup>(2)</sup> | LMC7211BI<br>Limit <sup>(2)</sup> | Units     |
|-------------------|------------------------------------|--------------------------------------|--------------------|-----------------------------------|-----------------------------------|-----------|
| V <sub>OS</sub>   | Input Offset Voltage               |                                      | 3                  | 5<br><b>8</b>                     | 15<br><b>18</b>                   | mV<br>max |
| TCV <sub>OS</sub> | Input Offset Voltage               | V <sup>+</sup> = 5V                  | 1.0                |                                   |                                   | µV/°C     |
|                   | Temperature Drift                  | V <sup>+</sup> = 15V                 | 4.0                |                                   |                                   | μν/ С     |
|                   | Input Offset Voltage Average       | V <sup>+</sup> = 5V                  | 3.3                |                                   |                                   | \         |
|                   | Drift                              | V <sup>+</sup> = 15V                 | 4.0                |                                   |                                   | μV/Month  |
| I <sub>B</sub>    | Input Current                      |                                      | 0.04               |                                   |                                   | pA        |
| I <sub>OS</sub>   | Input Offset Current               |                                      | 0.02               |                                   |                                   | pA        |
| CMRR              | Common Mode                        | V+ = 5.0V                            | 75                 |                                   |                                   | dB        |
|                   | Rejection Ration                   | V+ = 15.0V                           | 82                 |                                   |                                   | dB        |
| PSRR              | Power Supply<br>Rejection Ratio    | 5V ≤ V <sup>+</sup> ≤ 10V            | 80                 |                                   |                                   | dB        |
| A <sub>V</sub>    | Voltage Gain                       |                                      | 100                |                                   |                                   | dB        |
| CMVR              | Input Common-Mode<br>Voltage Range | V+ = 5.0V<br>CMRR > 55 dB            | 5.3                | 5.2<br><b>5.0</b>                 | 5.2<br><b>5.0</b>                 | V<br>min  |
|                   |                                    | V+ = 5.0V<br>CMRR > 55 dB            | -0.3               | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>                | V<br>max  |
|                   |                                    | V+ = 15.0V<br>CMRR > 55 dB           | 15.3               | 15.2<br><b>15.0</b>               | 15.2<br><b>15.0</b>               | V<br>min  |
|                   |                                    | V+ = 15.0V<br>CMRR > 55 dB           | -0.3               | -0.2<br><b>0.0</b>                | -0.2<br><b>0.0</b>                | V<br>max  |
| V <sub>OH</sub>   | Output Voltage High                | V+ = 5V<br>I <sub>load</sub> = 5 mA  | 4.8                | 4.6<br><b>4.45</b>                | 4.6<br><b>4.45</b>                | V<br>min  |
|                   |                                    | V+ = 15V<br>I <sub>load</sub> = 5 mA | 14.8               | 14.6<br><b>14.45</b>              | 14.6<br><b>14.45</b>              | V<br>min  |
| V <sub>OL</sub>   | Output Voltage Low                 | V+ = 5V<br>I <sub>load</sub> = 5 mA  | 0.2                | 0.40<br><b>0.55</b>               | 0.40<br><b>0.55</b>               | V<br>max  |
|                   |                                    | V+ = 15V<br>I <sub>load</sub> = 5 mA | 0.2                | 0.40<br><b>0.55</b>               | 0.40<br><b>0.55</b>               | V<br>max  |
| Is                | Supply Current                     | V <sub>OUT</sub> = Low               | 7                  | 14<br><b>18</b>                   | 14<br><b>18</b>                   | μA<br>max |

<sup>(1)</sup> Typical values represent the most likely parametric norm.

All limits are guaranteed by testing or statistical analysis.



# 5.0V and 15.0V Electrical Characteristics (continued)

Unless otherwise specified, all limits guaranteed for  $T_J = 25$ °C,  $V^+ = 5.0$ V and 15V,  $V^- = 0$ V,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter             | Conditions  | Typ <sup>(1)</sup> | LMC7211AI<br>Limit <sup>(2)</sup> | LMC7211BI<br>Limit <sup>(2)</sup> | Units |
|-----------------|-----------------------|-------------|--------------------|-----------------------------------|-----------------------------------|-------|
| I <sub>SC</sub> | Short Circuit Current | Sourcing    | 30                 |                                   |                                   | mA    |
|                 |                       | Sinking (3) | 45                 |                                   |                                   | mA    |

<sup>(3)</sup> Do not short circuit output to V+, when V+ is greater than 12V or reliability will be adversely affected.

#### **AC Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extreme.

| Symbol            | Parameter                    | Cond                                        | ditions      | Typ <sup>(1)</sup> | LMC7211AI<br>Limit <sup>(2)</sup> | LMC7211BI<br>Limit <sup>(2)</sup> | Units |  |
|-------------------|------------------------------|---------------------------------------------|--------------|--------------------|-----------------------------------|-----------------------------------|-------|--|
| t <sub>rise</sub> | Rise Time                    | f = 10 kHz, CI = 50<br>Overdrive = 10 mV    | pF,<br>, (3) | 0.3                |                                   |                                   | μs    |  |
| t <sub>fall</sub> | Fall Time                    | f = 10 kHz, CI = 50<br>Overdrive = 10 mV    | pF,<br>, (3) | 0.3                |                                   |                                   | μs    |  |
| t <sub>PHL</sub>  | Propagation Delay (High      | f = 10 kHz,                                 | 10 mV        | 10                 |                                   |                                   | μs    |  |
|                   | to Low) (4)                  | CI = 50 pF (3)                              | 100 mV       | 4                  |                                   |                                   |       |  |
|                   |                              | V+ = 2.7V,                                  | 10 mV        | 10                 |                                   |                                   | μs    |  |
|                   |                              | f = 10  kHz,<br>$CI = 50 \text{ pF}^{-(3)}$ | 100 mV       | 4                  |                                   |                                   |       |  |
| t <sub>PLH</sub>  | Propagation Delay            | f = 10 kHz,                                 | 10 mV        | 6                  |                                   |                                   | μs    |  |
|                   | (Low to High) <sup>(4)</sup> | $CI = 50p^{(3)}$                            | 100 mV       | 4                  |                                   |                                   |       |  |
|                   | V+ = 2.7V,                   |                                             | 10 mV        | 7                  |                                   |                                   | μs    |  |
|                   |                              | f = 10  kHz,<br>$CI = 50 \text{ pF}^{(3)}$  | 100 mV       | 4                  |                                   |                                   |       |  |

<sup>(1)</sup> Typical values represent the most likely parametric norm.

<sup>(2)</sup> All limits are guaranteed by testing or statistical analysis.

<sup>(3)</sup> C<sub>L</sub> includes the probe and jig capacitance.

<sup>(4)</sup> Input step voltage for propagation delay measurement is 2V.



# **Typical Performance Characteristics**

Single Supply T<sub>A</sub> = 25°C unless specified





# **Typical Performance Characteristics (continued)**

Single Supply  $T_A = 25$ °C unless specified



Output Current (mA)

# **Output Sinking Current**



#### Response Time for Various Input Overdrives -tPHL



Input Overdrive Referenced to  $V_{OS}$ 



# Response Time for Various Input Overdrives -tPLH



Input Overdrive Referenced to  $V_{OS}$ 

#### Response Time for Various Input Overdrives -t<sub>PLH</sub>



Input Overdrive Referenced to  $V_{OS}$ 



# **Typical Performance Characteristics (continued)**

Single Supply T<sub>A</sub> = 25°C unless specified



Input Overdrive Referenced to Vos





 $$^{\rm Time}\,(\mu{\rm s})$$  Input Overdrive Referenced to  ${\rm V}_{\rm OS}$ 

#### **Input Bias Current**



## Response Time for Various Input Overdrives -tPLH



Input Overdrive Referenced to  $V_{OS}$ 

#### **Input Bias Current**



**Input Bias Current** 



Common Mode Voltage (V)



# **Typical Performance Characteristics (continued)**

Single Supply  $T_A = 25^{\circ}C$  unless specified





#### APPLICATION INFORMATION

#### Benefits of the LMC7211 Tiny Comparator

**Size.** The small footprint of the SOT 23-5 packaged Tiny Comparator, (0.120 x 0.118 inches, 3.05 x 3.00 mm) saves space on printed circuit boards, and enable the design of smaller electronic products. Because they are easier to carry, many customers prefer smaller and lighter products.

**Height.** The height (0.056 inches, 1.43 mm) of the Tiny Comparator makes it possible to use it in PCMCIA type III cards.

**Simplified Board Layout.** The Tiny Comparator can simplify board layout in several ways. First, by placing a comparator where comparators are needed, instead of routing signals to a dual or quad device, long pc traces may be avoided.

By using multiple Tiny Comparators instead of duals or quads, complex signal routing and possibly crosstalk can be reduced.

**Low Supply Current.** The typical 7  $\mu$ A supply current of the LMC7211 extends battery life in portable applications, and may allow the reduction of the size of batteries in some applications.

**Wide Voltage Range.** The LMC7211 is characterized at 15V, 5V and 2.7V. Performance data is provided at these popular voltages. This wide voltage range makes the LMC7211 a good choice for devices where the voltage may vary over the life of the batteries.

**Digital Outputs Representing Signal Level.** Comparators provide a high or low digital output depending on the voltage levels of the (+) and (¬) inputs. This makes comparators useful for interfacing analog signals to microprocessors and other digital circuits. The LMC7211 can be thought of as a one-bit a/d converter.

**Push-Pull Output.** The push-pull output of the LMC7211 is capable of both sourcing and sinking milliamp level currents even at a 2.7 volt supply. This can allow the LMC7211 to drive multiple logic gates.

**Driving LEDs (Light Emitting Diodes).** With a 5 volt power supply, the LMC7211's output sinking current can drive small, high efficiency LEDs for indicator and test point circuits. The small size of the Tiny package makes it easy to find space to add this feature to even compact designs.

**Input range to Beyond Rail to Rail.** The input common mode range of the LMC7211 is slightly larger than the actual power supply range. This wide input range means that the comparator can be used to sense signals close to the power supply rails. This wide input range can make design easier by eliminating voltage dividers, amplifiers, and other front end circuits previously used to match signals to the limited input range of earlier comparators. This is useful to power supply monitoring circuits which need to sense their own power supply, and compare it to a reference voltage which is close to the power supply voltage. The wide input range can also be useful for sensing the voltage drop across a current sense resistor for battery chargers.

**Zero Crossing Detector.** Since the LMC7211's common mode input range extends below ground even when powered by a single positive supply, it can be used with large input resistors as a zero crossing detector.

**Low Input Currents and High Input Impedance.** These characteristics allow the LMC7211 to be used to sense high impedance signals from sensors. They also make it possible to use the LMC7211 in timing circuits built with large value resistors. This can reduce the power dissipation of timing circuits. For very long timing circuits, using high value resistors can reduce the size and cost of large value capacitors for the same R-C time constant.

**Direct Sensor Interfacing.** The wide input voltage range and high impedance of the LMC7211 may make it possible to directly interface to a sensor without the use of amplifiers or bias circuits. In circuits with sensors which can produce outputs in the tens to hundreds of millivolts, the LMC7211 can compare the sensor signal with an appropriately small reference voltage. This may be done close to ground or the positive supply rail. Direct sensor interfacing may eliminate the need for an amplifier for the sensor signal. Eliminating the amplifier can save cost, space, and design time.

## **Low Voltage Operation**

Comparators are the common devices by which analog signals interface with digital circuits. The LMC7211 has been designed to operate at supply voltages of 2.7V without sacrificing performance to meet the demands of 3V digital systems.

Submit Documentation Feedback
Product Folder Links: LMC7211-N



At supply voltages of 2.7V, the common-mode voltage range extends 200 mV (guaranteed) below the negative supply. This feature, in addition to the comparator being able to sense signals near the positive rail, is extremely useful in low voltage applications.



Figure 3. Even at Low-Supply Voltage of 2.7V, an Input Signal which Exceeds the Supply Voltages
Produces No Phase Inversion at the Output

At  $V^+ = 2.7V$  propagation delays are  $t_{PLH} = 4 \mu s$  and  $t_{PHL} = 4 \mu s$  with overdrives of 100 mV.

Please refer to the performance curves for more extensive characterization.

### **Shoot-Through Current**

The shoot-through current is defined as the current surge, above the quiescent supply current, between the positive and negative supplies of a device. The current surge occurs when the output of the device switches states. The shoot-through current results in glitches in the supply voltages. Usually, glitches in the supply lines are prevented by bypass capacitors. When the glitches are minimal, the value of the bypass capacitors can be reduced.



Figure 4. Circuit for Measurement of the Shoot-Through Current





Figure 5. Measurement of the Shoot-Through Current

From Figure 5, the shoot-through current for the LMC7211 can be calculated to be 0.2 mA (typical), and the duration is 1 µs. The values needed for the bypass capacitors can be calculated as follows:



Area of 
$$\Delta = \frac{1}{2} (1 \mu s \times 200 \mu A)$$
  
= 100 pC

The capacitor needs to supply 100 picocolumb. To avoid large shifts in the comparator threshold due to changes in the voltage level, the voltage drop at the bypass capacitor should be limited to 100 mV or less.

The charge needed (100 picocolumb) and the allowable voltage drop (100 mV) will give us the minimum capacitor value required.

$$\Delta$$
Q = C (ΔV)  
C = ΔQ/ΔV = 100 picocolumb/100 mV  
C = 10<sup>-10</sup>/10<sup>-1</sup> = 10<sup>-9</sup> = 1 nF = 0.001 μF  
10<sup>-9</sup> = 1 nF = 0.001 μF

The voltage drop of ~100 mV will cause a threshold shift in the comparator. This threshold shift will be reduced by the power supply rejection ratio, (PSRR). The PSRR which is applicable here is not the DC value of PSRR (~80 dB), but a transient PSRR which will be usually about 20 dB–40 dB, depending on the circuit and the speed of the transient. This will result in an effective threshold shift of about 1 mV to 10 mV.

For precision and level sensing circuits, it is generally a good goal to reduce the voltage delta on the power supply to a value equal to or less than the hysteresis of the comparator circuit. If the above circuit was to be used with 50 mV of hysteresis, it would be reasonable to increase the bypass capacitor to 0.01 µF to reduce the voltage delta to 10 mV. Larger values may be useful for obtaining more accurate and consistent switching.

Note that the switching current of the comparator can spread to other parts of the board as noise. The bypass capacitor reduces this noise. For low noise systems this may be reason to make the capacitor larger.

For non-precision circuits, such as using a comparator to determine if a push-button switch is on or off, it is often cheaper and easier to use a larger value of hysteresis and a small value or bypass capacitance. The low shoot-through current of the LMC7211 can allow the use of smaller and less expensive bypass capacitors in non-critical circuits.

Copyright © 2004–2013, Texas Instruments Incorporated



### **Output Short Circuit Current**

The LMC7211 has short circuit protection of 40 mA. However, it is not designed to withstand continuous short circuits, transient voltage or current spikes, or shorts to any voltage beyond the supplies. A resistor in series with the output should reduce the effect of shorts. For outputs which send signals off PC boards additional protection devices, such as diodes to the supply rails, and varistors may be used.

#### **Hysteresis**

If the input signal is very slow or very noisy, the comparator output might trip several times as the input signal passes through the threshold. Using positive feedback to add hysteresis to the switching can reduce or eliminate this problem. The positive feedback can be added by a high value resistor ( $R_F$ ). This will result in two switching thresholds, one for increasing signals and one for decreasing signals. A capacitor can be added across  $R_F$  to increase the switching speed and provide more short term hysteresis. This can result in greater noise immunity for the circuit.

See Figure 6, Figure 7 and Figure 8.

Note that very heavy loading of the comparator output, such as LED drive or bipolar logic gates, will change the output voltage and shift the voltage thresholds.



 $R_F \gg R_1$  and  $R_F \gg R_2$ 

Figure 6. Positive Feedback for Hysteresis



Figure 7. Without Positive Feedback (No Hysteresis)





Figure 8. With Positive Feedback (Hysteresis or Memory)

#### **Input Protection**

If input signals are like to exceed the common mode range of the LMC7211, or it is likely that signals may be present when power is off, damage to the LMC7211 may occur. Large value (100 k $\Omega$  to M $\Omega$ ) input resistors may reduce the likelihood of damage by limiting the input currents. Since the LMC7211 has very low input leakage currents, the effect on accuracy will be small. Additional protection may require the use of diodes, as shown in Figure 9. Note that diode leakage current may affect accuracy during normal operation. The R-C time constant of R<sub>IN</sub> and the diode capacitance may also slow response time.



Figure 9.

#### **Layout Considerations**

The LMC7211 is not an especially fast comparator, so high speed design practices are not required. The LMC7211 is capable of operating with very high impedance inputs, so precautions should be taken to reduce noise pickup with high impedance ( $\sim$  100 k $\Omega$  and greater) designs and in electrically noisy environments.

Keeping high value resistors close to the LMC7211 and minimizing the size of the input nodes is a good practice. With multilayer designs, try to avoid long loops which could act as inductors (coils). Sensors which are not close to the comparator may need twisted pair or shielded connections to reduce noise.

# **Open Drain Output, Dual Versions**

The LMC7221 is a comparator similar to the LMC7211, but with an open drain output which allows the output voltage to be different (higher or lower) than the supply voltage. The open drain output is like the open collector output of a logic gate. This makes the LMC7221 very useful for mixed voltage systems. Many systems will have different voltages for the analog and microprocessor sections. Please see the LMC7221 datasheet for details.

The performance of the LMC7211 is available in dual devices. Please see the LMC6762 datasheet for details on a dual push-pull output device. For a dual device with open drain outputs, please see the LMC6772 datasheet.

#### Rail-to-Rail Input Low Power Comparators—



| Push-Pull Output |               |        |
|------------------|---------------|--------|
| LMC7211          | SOT23-5, SO-8 | Single |
| LMC6762          | SO-8,         | Dual   |

| Open Drain Output |               |        |
|-------------------|---------------|--------|
| LMC7221           | SOT23-5, SO-8 | Single |
| LMC6772           | SO-8, DIP     | Dual   |

## **Additional SOT23-5 Tiny Devices**

National Semiconductor has additional parts available in the space saving SOT23 Tiny package, including amplifiers, voltage references, and voltage regulators. These devices include—

**LMC7101** 1 MHz gain-bandwidth rail-to-rail input and output amplifier—high input impedance and high gain 700 μA typical current 2.7V, 3V, 5V and 15V specifications.

**LMC7111** Low power 50 kHz gain-bandwidth rail-to-rail input and output amplifier with 25 μA typical current specified at 2.7V, 3.0V, 3.3V, 5V and 10V.

LM7131 Tiny Video amp with 70 MHz gain bandwidth 3V, 5V and ±5V specifications.

LP2980 Micropower SOT 50 mA Ultra Low-Dropout Regulator.

**LM4040** Precision micropower shunt voltage reference. Fixed voltages of 2.500V, 4.096V, 5.000V, 8.192V and 10.000V.

LM4041 Precision micropower shut voltage reference 1.225V and adjustable.

LM385 Low current voltage reference. Fixed Voltages of 1.2V and 2.5V.

Contact your National Semiconductor representative for the latest information.

### **Spice Macromodel**

A Spice Macromodel is available for the LMC7211 comparator on the National Semiconductor Amplifier Macromodel disk. Contact your National Semiconductor representative to obtain the latest version.





17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type |         | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMC7211AIM        | NRND   | SOIC         | D       | 8    | 95   | TBD                        | Call TI          | Call TI            | -40 to 85    | LMC72<br>11AIM |         |
| LMC7211AIM/NOPB   | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC72<br>11AIM | Samples |
| LMC7211AIM5       | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C00A           |         |
| LMC7211AIM5/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C00A           | Samples |
| LMC7211AIM5X      | NRND   | SOT-23       | DBV     | 5    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C00A           |         |
| LMC7211AIM5X/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C00A           | Samples |
| LMC7211AIMX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC72<br>11AIM | Samples |
| LMC7211BIM        | NRND   | SOIC         | D       | 8    | 95   | TBD                        | Call TI          | Call TI            | -40 to 85    | LMC72<br>11BIM |         |
| LMC7211BIM/NOPB   | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC72<br>11BIM | Samples |
| LMC7211BIM5       | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C00B           |         |
| LMC7211BIM5/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C00B           | Samples |
| LMC7211BIM5X      | NRND   | SOT-23       | DBV     | 5    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C00B           |         |
| LMC7211BIM5X/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C00B           | Samples |
| LMC7211BIMX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC72<br>11BIM | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

17-Mar-2017

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Dec-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficults are norminal | T               |                    |   |      |                          |                          |            |            |            |            |           | 1                |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMC7211AIM5                 | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211AIM5/NOPB            | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211AIM5X                | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211AIM5X/NOPB           | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211AIMX/NOPB            | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC7211BIM5                 | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211BIM5/NOPB            | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211BIM5X                | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211BIM5X/NOPB           | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7211BIMX/NOPB            | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 20-Dec-2016



\*All dimensions are nominal

| 7 iii dinfonolono dio nonina |              |                 |      |      |             |            |             |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMC7211AIM5                  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMC7211AIM5/NOPB             | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMC7211AIM5X                 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMC7211AIM5X/NOPB            | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMC7211AIMX/NOPB             | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMC7211BIM5                  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMC7211BIM5/NOPB             | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMC7211BIM5X                 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMC7211BIM5X/NOPB            | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMC7211BIMX/NOPB             | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated