## SNx4HC165 8-Bit Parallel-Load Shift Registers

## 1 Features

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up to 10 LSTTL Loads
- Low Power Consumption, 80- $\mu \mathrm{A}$ Maximum I CC
- Typical $\mathrm{t}_{\mathrm{pd}}=13 \mathrm{~ns}$
- $\pm 4-\mathrm{mA}$ Output Drive at 5 V
- Low Input Current of $1 \mu \mathrm{~A}$ Maximum
- Complementary Outputs
- Direct Overriding Load (Data) Inputs
- Gated Clock Inputs
- Parallel-to-Serial Data Conversion
- On Products Compliant to MIL-PRF-38535,

All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

## 2 Applications

- Programable Logic Controllers
- Appliances
- Video Display Systems
- Output Expander
- Keyboards


## 3 Description

The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift the data toward a serial $\left(Q_{H}\right)$ output. Parallel-in access to each stage is provided by eight individual direct data ( $\mathrm{A}-\mathrm{H}$ ) inputs that are enabled by a low level at the shift/load (SH/LD) input. The SNx4HC165 devices also feature a clock-inhibit (CLK INH) function and a complementary serial $\left(\overline{\mathrm{Q}}_{\mathrm{H}}\right)$ output.
Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed to the high level only while CLK is high. Parallel loading is inhibited when $\mathrm{SH} / \overline{\mathrm{LD}}$ is held high. While $\mathrm{SH} / \overline{\mathrm{LD}}$ is low, the parallel inputs to the register are enabled independently of the levels of the CLK, CLK INH, or serial (SER) inputs.

Device Information ${ }^{(1)}$

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| :--- | :--- | :--- |
| SN74HC165D | SOIC (16) | $10.00 \mathrm{~mm} \times 6.20 \mathrm{~mm}$ |
| SN74HC165DB | SSOP (16) | $8.20 \mathrm{~mm} \times 6.50 \mathrm{~mm}$ |
| SN74HC165N | PDIP (16) | $6.60 \mathrm{~mm} \times 18.92 \mathrm{~mm}$ |
| SN74HC165NS | SO (16) | $8.20 \mathrm{~mm} \times 9.90 \mathrm{~mm}$ |
| SN74HC165PW | TSSOP $(16)$ | $6.60 \mathrm{~mm} \times 5.10 \mathrm{~mm}$ |
| SN54HC165FK | LCCC $(20)$ | $9.09 \mathrm{~mm} \times 9.09 \mathrm{~mm}$ |
| SN54HC165J | CDIP $(16)$ | $21.34 \mathrm{~mm} \times 7.52 \mathrm{~mm}$ |
| SN54HC165W | CFP $(16)$ | $9.40 \mathrm{~mm} \times 7.75 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Logic Diagram Positive Logic



Pin numbers shown are for theD, DB, J, N, NS, PW and W packages.

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 4
6.1 Absolute Maximum Ratings ..... 4
6.2 ESD Ratings ..... 4
6.3 Recommended Operating Conditions ..... 4
6.4 Thermal Information ..... 4
6.5 Electrical Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ..... 5
6.6 Electrical Characteristics, SN54HC165 ..... 5
6.7 Electrical Characteristics, SN74HC165 ..... 5
6.8 Switching Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ..... 6
6.9 Switching Characteristics, SN54HC165 ..... 6
6.10 Switching Characteristics, SN74HC165 ..... 7
6.11 Timing Requirements, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ..... 7
6.12 Timing Requirements, SN54HC165 ..... 8
6.13 Timing Requirements, SN74HC165 ..... 9
6.14 Operating Characteristics ..... 10
6.15 Typical Characteristics ..... 11
7 Parameter Measurement Information ..... 11
8 Detailed Description ..... 12
8.1 Overview ..... 12
8.2 Functional Block Diagram ..... 12
8.3 Feature Description ..... 13
8.4 Device Functional Table ..... 13
9 Application and Implementation ..... 14
9.1 Application Information ..... 14
9.2 Typical Application ..... 14
10 Power Supply Recommendations ..... 15
11 Layout. ..... 15
11.1 Layout Guidelines ..... 15
11.2 Layout Example ..... 15
12 Device and Documentation Support ..... 16
12.1 Documentation Support ..... 16
12.2 Related Links ..... 16
12.3 Community Resources ..... 16
12.4 Trademarks ..... 16
12.5 Electrostatic Discharge Caution. ..... 16
12.6 Glossary ..... 16
13 Mechanical, Packaging, and Orderable Information ..... 16

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision G (August 2013) to Revision H Page

- Added Applications section, Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ..... 1
- Added Military Disclaimer to Features list. ..... 1
- Added ESD warning. ..... 16
Changes from Revision F (December 2010) to Revision G Page
- Updated document to new TI data sheet format - no specification changes. ..... 1
- Removed Ordering Information table. ..... 1
- Added Handling Ratings table ..... 4
- Extended maximum temperature operating range from $85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ..... 4


## 5 Pin Configuration and Functions

D, DB, N, NS, J, W, or PW Package
16-Pin SOIC, SSOP, PDIP, SO, CDIP, CFP, or TSSOP
Top View


FK Package 20-Pin LCCC Top View


Pin Functions ${ }^{(1)}$

| PIN |  |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | D, DB, N, NS, PW, J or W | FK |  |  |
| A | 11 | 14 | 1 | Parallel Input |
| B | 12 | 15 | 1 | Parallel Input |
| C | 13 | 17 | 1 | Parallel Input |
| CLK | 2 | 3 | I | Clock input |
| CLK INH | 15 | 19 | 1 | Clock Inhibit, when High No change in output |
| D | 14 | 18 | 1 | Parallel Input |
| E | 3 | 4 | 1 | Parallel Input |
| F | 4 | 5 | 1 | Parallel Input |
| G | 5 | 7 | 1 | Parallel Input |
| GND | 8 | 10 | - | Ground Pin |
| H | 6 | 8 | 1 | Parallel Input |
| NC | - | 1 | - | Not Connected |
|  |  | 6 |  |  |
|  |  | 11 |  |  |
|  |  | 16 |  |  |
| $\mathrm{Q}_{\mathrm{H}}$ | 9 | 12 | 0 | Serial Output |
| $\overline{\mathrm{Q}}_{H}$ | 7 | 9 | O | Complementary Serial Output |
| SER | 10 | 13 | 1 | Serial Input |
| SH/[D | 1 | 2 | 1 | Shift or Load input, When High Data, shifted. When Low data is loaded from parallel inputs |
| $\mathrm{V}_{\text {CC }}$ | 16 | 20 | - | Power Pin |

(1) NC - No internal connection

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | -0.5 | 7 | V |
| $1{ }_{1}$ | Input clamp current ${ }^{(2)}$ | $\mathrm{V}_{1}<0$ or $\mathrm{V}_{1}>\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 20$ | mA |
| lok | Output clamp current ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{O}}<0$ or $\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 20$ | mA |
| lo | Continuous output current | $\mathrm{V}_{\mathrm{O}}=0$ to $\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 25$ | mA |
|  | Continuous current through |  |  | $\pm 50$ | mA |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature |  | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 6.2 ESD Ratings

|  |  |  | VALUE |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{(\mathrm{ESD})} \quad$ Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | $\pm 1500$ | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 2 | 5 | 6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ | 1.5 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 3.15 |  |  |  |
|  |  | $\mathrm{V}_{C C}=6 \mathrm{~V}$ | 4.2 |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Low level input voltage | $\mathrm{V}_{C C}=2 \mathrm{~V}$ |  |  | 0.5 | V |
|  |  | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ |  |  | 1.35 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ |  |  | 1.8 |  |
| $\mathrm{V}_{1}$ | Input voltage |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{0}$ | Output voltage |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\Delta t / \Delta v^{(2)}$ | Input transition rise and fall time | $\mathrm{V}_{C C}=2 \mathrm{~V}$ |  |  | 1000 | $\mathrm{ns} / \mathrm{V}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  |  | 500 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ |  |  | 400 |  |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature | SN54HC165 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | SN74HC165 | -40 |  | 125 |  |

(1) All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{cc}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
(2) If this device is used in the threshold region (from $\mathrm{V}_{\mathrm{IL}} \max =0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{IH}} \min =1.5 \mathrm{~V}$ ), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at $t_{t}=1000 \mathrm{~ns}$ and $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes.

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ | SN74HC165 |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D (SOIC) | DB (SSOP) | N (DIP) | NS (SO) | PW (TSSOP) |  |
| $\mathrm{R}_{\text {өJA }} \quad$ Junction-to-ambient thermal resistance | 73 | 82 | 67 | 64 | 108 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

over recommended operating free-air temperature range for both the SN74HC165 and SN54HC165 (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | $\mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A}$ | 2 V | 1.9 | 1.998 |  | V |
|  |  |  | 4.5 V | 4.4 | 4.499 |  |  |
|  |  |  | 6 V | 5.9 | 5.999 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 4.5 V | 3.98 | 4.3 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-5.2 \mathrm{~mA}$ | 6 V | 5.48 | 5.8 |  |  |
| $\mathrm{V}_{\text {OL }}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | $\mathrm{l}_{\mathrm{OL}}=20 \mu \mathrm{~A}$ | 2 V |  | 0.002 | 0.1 | V |
|  |  |  | 4.5 V |  | 0.001 | 0.1 |  |
|  |  |  | 6 V |  | 0.001 | 0.1 |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | 4.5 V |  | 0.17 | 0.26 |  |
|  |  | $\mathrm{lOL}=5.2 \mathrm{~mA}$ | 6 V |  | 0.15 | 0.26 |  |
| 1 | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or 0 |  | 6 V |  | $\pm 0.1$ | $\pm 100$ | nA |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ or 0 , | $\mathrm{I}_{0}=0$ | 6 V |  |  | 8 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ |  |  | 2 V to 6 V |  | 3 | 10 | pF |

### 6.6 Electrical Characteristics, SN54HC165

over recommended operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A}$ | 2 V | 1.9 |  | V |
|  |  |  | 4.5 V | 4.4 |  |  |
|  |  |  | 6 V | 5.9 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 4.5 V | 3.7 |  |  |
|  |  | $\mathrm{IOH}=-5.2 \mathrm{~mA}$ | 6 V | 5.2 |  |  |
| $\mathrm{V}_{\text {OL }}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}$ | 2 V |  | 0.1 | V |
|  |  |  | 4.5 V |  | 0.1 |  |
|  |  |  | 6 V |  | 0.1 |  |
|  |  | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ | 4.5 V |  | 0.4 |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=5.2 \mathrm{~mA}$ | 6 V |  | 0.4 |  |
| 1 | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or 0 |  | 6 V |  | $\pm 1000$ | nA |
| ICC | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or 0 , | $\mathrm{l}=0$ | 6 V |  | 160 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ |  |  | 2 V to 6 V |  | 10 | pF |

### 6.7 Electrical Characteristics, SN74HC165

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  |  | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 2 V | 1.9 |  | V |
|  |  |  |  | 4.5 V | 4.4 |  |  |
|  |  |  |  | 6 V | 5.9 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 4.5 V | 3.84 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 3.7 |  |  |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-5.2 \mathrm{~mA}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 6 V | 5.34 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 5.2 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | $\mathrm{IOL}^{\text {a }}=20 \mu \mathrm{~A}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 2 V |  | 0.1 | V |
|  |  |  |  | 4.5 V |  | 0.1 |  |
|  |  |  |  | 6 V |  | 0.1 |  |
|  |  | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 4.5 V |  | 0.33 |  |
|  |  | $\mathrm{I}_{\text {LL }}=5.2 \mathrm{~mA}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 6 V |  | 0.33 |  |

## Electrical Characteristics, SN74HC165 (continued)

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  |  | $\mathrm{V}_{\mathrm{CC}}$ | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or 0 | $\mathrm{T}_{\mathrm{A}}=-$ |  | 6 V |  | $\pm 1000$ | nA |
| $\mathrm{I}_{\mathrm{Cc}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or $0, \quad \mathrm{I}_{\mathrm{O}}=0$ |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 6 V |  | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |  | 160 |  |
| $\mathrm{Ci}_{i}$ | Recommended $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |  | 2 V to 6 V |  | 10 | pF |

### 6.8 Switching Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

over recommended operating free-air temperature range for both the SN 74 HC 165 and $\mathrm{SN} 54 \mathrm{HC} 165, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 2)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {max }}$ |  |  | 2 V | 6 | 13 |  | MHz |
|  |  |  | 4.5 V | 31 | 50 |  |  |
|  |  |  | 6 V | 36 | 62 |  |  |
| $\mathrm{t}_{\mathrm{pd}}$ | SH/[D | $\mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\text {H }}$ | 2 V |  | 80 | 150 | ns |
|  |  |  | 4.5 V |  | 20 | 30 |  |
|  |  |  | 6 V |  | 16 | 26 |  |
|  | CLK | $\mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ | 2 V |  | 75 | 150 |  |
|  |  |  | 4.5 V |  | 15 | 30 |  |
|  |  |  | 6 V |  | 13 | 26 |  |
|  | H | $\mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ | 2 V |  | 75 | 150 |  |
|  |  |  | 4.5 V |  | 15 | 30 |  |
|  |  |  | 6 V |  | 13 | 26 |  |
| $t_{t}$ |  | Any | 2 V |  | 38 | 75 | ns |
|  |  |  | 4.5 V |  | 8 | 15 |  |
|  |  |  | 6 V |  | 6 | 13 |  |

### 6.9 Switching Characteristics, SN54HC165

over recommended operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 2)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | $\mathrm{V}_{\mathrm{cc}}$ | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {max }}$ |  |  | 2 V | 4.2 | MHz |
|  |  |  | 4.5 V | 21 |  |
|  |  |  | 6 V | 25 |  |
| $\mathrm{t}_{\mathrm{pd}}$ | SH/LD | $\mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ | 2 V | 225 | ns |
|  |  |  | 4.5 V | 45 |  |
|  |  |  | 6 V | 38 |  |
|  | CLK | $\mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ | 2 V | 225 |  |
|  |  |  | 4.5 V | 45 |  |
|  |  |  | 6 V | 38 |  |
|  | H | $\mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ | 2 V | 225 |  |
|  |  |  | 4.5 V | 45 |  |
|  |  |  | 6 V | 38 |  |
| $\mathrm{t}_{\mathrm{t}}$ |  | Any | 2 V | 110 | ns |
|  |  |  | 4.5 V | 22 |  |
|  |  |  | 6 V | 19 |  |

### 6.10 Switching Characteristics, SN74HC165

over recommended operating free-air temperature range, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 2)


### 6.11 Timing Requirements, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

over recommended operating free-air temperature range for both the SN74HC165 and SN54HC165 (unless otherwise noted)

|  |  |  | $\mathrm{V}_{\text {cc }}$ | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency |  | 2 V | 6 |  | MHz |
|  |  |  | 4.5 V |  | 31 |  |
|  |  |  | 6 V |  | 36 |  |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration |  | 2 V | 80 |  | ns |
|  |  | SH/[̄] low | 4.5 V | 16 |  |  |
|  |  |  | 6 V | 14 |  |  |
|  |  |  | 2 V | 80 |  |  |
|  |  | CLK high or low | 4.5 V | 16 |  |  |
|  |  |  | 6 V | 14 |  |  |

Timing Requirements, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (continued)
over recommended operating free-air temperature range for both the SN74HC165 and SN54HC165 (unless otherwise noted)

|  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 2 V | 80 |  |  |
|  |  | $\mathrm{SH} / \overline{\mathrm{LD}}$ high before CLK $\uparrow$ | 4.5 V | 16 |  |  |
|  |  |  | 6 V | 14 |  |  |
|  |  |  | 2 V | 40 |  |  |
|  |  | SER before CLK $\uparrow$ | 4.5 V | 8 |  |  |
|  |  |  | 6 V | 7 |  |  |
|  |  |  | 2 V | 100 |  |  |
| $\mathrm{t}_{\text {su }}$ | Set-up time | CLK INH low before CLK $\uparrow$ | 4.5 V | 20 |  | ns |
|  |  |  | 6 V | 17 |  |  |
|  |  |  | 2 V | 40 |  |  |
|  |  | CLK INH high before CLK $\uparrow$ | 4.5 V | 8 |  |  |
|  |  |  | 6 V | 7 |  |  |
|  |  |  | 2 V | 100 |  |  |
|  |  | Data before $\mathrm{SH} / \overline{\mathrm{LD}} \downarrow$ | 4.5 V | 20 |  |  |
|  |  |  | 6 V | 17 |  |  |
|  |  |  | 2 V | 5 |  |  |
|  |  | SER data after CLK $\uparrow$ | 4.5 V | 5 |  |  |
|  |  |  | 6 V | 5 |  |  |
| $t_{\text {h }}$ | Hold time |  | 2 V | 5 |  | ns |
|  |  | PAR data after SH/ $/ \overline{L D} \downarrow$ | 4.5 V | 5 |  |  |
|  |  |  | 6 V | 5 |  |  |

### 6.12 Timing Requirements, SN54HC165

over recommended operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (unless otherwise noted)

|  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 2 V |  | 4.2 |  |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency |  | 4.5 V |  | 21 | MHz |
|  |  |  | 6 V |  | 25 |  |
|  |  |  | 2 V | 120 |  |  |
|  |  | SH/[̄D low | 4.5 V | 24 |  |  |
|  | Pulse duration |  | 6 V | 20 |  |  |
| ${ }_{\text {w }}$ | Pulse duration |  | 2 V | 120 |  | ns |
|  |  | CLK high or low | 4.5 V | 24 |  |  |
|  |  |  | 6 V | 20 |  |  |

## Timing Requirements, SN54HC165 (continued)

over recommended operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (unless otherwise noted)

|  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 2 V | 120 |  |  |
|  |  | SH/[D high before CLK $\uparrow$ | 4.5 V | 24 |  |  |
|  |  |  | 6 V | 20 |  |  |
|  |  |  | 2 V | 60 |  |  |
|  |  | SER before CLK $\uparrow$ | 4.5 V | 12 |  |  |
|  |  |  | 6 V | 10 |  |  |
|  |  |  | 2 V | 150 |  |  |
| $\mathrm{t}_{\text {su }}$ | Set-up time | CLK INH low before CLK $\uparrow$ | 4.5 V | 30 |  | ns |
|  |  |  | 6 V | 25 |  |  |
|  |  |  | 2 V | 60 |  |  |
|  |  | CLK INH high before CLK $\uparrow$ | 4.5 V | 12 |  |  |
|  |  |  | 6 V | 10 |  |  |
|  |  |  | 2 V | 150 |  |  |
|  |  | Data before SH/LD $\downarrow$ | 4.5 V | 30 |  |  |
|  |  |  | 6 V | 26 |  |  |
|  |  |  | 2 V | 5 |  |  |
|  |  | SER data after CLK $\uparrow$ | 4.5 V | 5 |  |  |
|  |  |  | 6 V | 5 |  |  |
| $t_{\text {h }}$ | Hold time |  | 2 V | 5 |  | ns |
|  |  | PAR data after $\mathrm{SH} / \overline{\mathrm{LD}} \downarrow$ | 4.5 V | 5 |  |  |
|  |  |  | 6 V | 5 |  |  |

### 6.13 Timing Requirements, SN74HC165

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | $\mathrm{V}_{\mathrm{cc}}$ | TEMPERATURE | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency |  | 2 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 5 | MHz |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 4.2 |  |
|  |  |  | 4.5 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 25 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 21 |  |
|  |  |  | 6 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 29 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 25 |  |
| $\mathrm{t}_{\text {w }}$ | Pulse duration | SH/[̄D low | 2 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 100 | ns |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 120 |  |
|  |  |  | 4.5 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 20 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 24 |  |
|  |  |  | 6 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 17 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 20 |  |
|  |  | CLK high or low | 2 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 100 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 120 |  |
|  |  |  | 4.5 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 20 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 24 |  |
|  |  |  | 6 V | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 17 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 20 |  |

## Timing Requirements, SN74HC165 (continued)

over recommended operating free-air temperature range (unless otherwise noted)


### 6.14 Operating Characteristics

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

|  | PARAMETER | TEST CONDITIONS | TYP |
| :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance | UNIT |  |

### 6.15 Typical Characteristics



Figure 1. Propagation Delay vs Supply Voltage at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

## 7 Parameter Measurement Information



Figure 2. Load Circuit and Voltage Waveforms

## 8 Detailed Description

### 8.1 Overview

The SNx4HC165 is an 8-bit Parallel load shift register with 1 serial input and 8 parallel load input. The device loads all the 8 bits simultaneously through parallel load input when SH/LD is low. This will also ignore any input at CLK or CLK INH.

The device shifts the data when CLK toggles. The data is shifted on rising edge of the clock. Clock Inhibit (CLK INH) inhibits the clock function resulting in no change of the output. If SH/LD is low clock inputs are ignored. To realize the shift function, $\mathrm{SH} / \overline{\mathrm{LD}}$ should be high.
CLK and CLK INH functions are interchangeable. If CLK is low then change a clock signal at CLK INH pin causes a shift of data to $Q_{H}$. If CLK INH is Low clock signal on CLK pin shifts the data out to $Q_{H}$.

### 8.2 Functional Block Diagram



Pin numbers shown are for theD, DB, J, N, NS, PW and W packages.
Figure 3. Logic Diagram Positive Logic


Figure 4. Typical Shift, Load, and Inhibit Sequence
www.ti.com

### 8.3 Feature Description

The SNx4HC165 has a wide operating voltage range of 2 V to 6 V , outputs that can drive up to 10 LSTTL loads and Low Power Consumption, $80-\mu \mathrm{A}$ maximum I. It is typically $\mathrm{t}_{\mathrm{pd}}=13 \mathrm{~ns}$ and has $\pm 4-\mathrm{mA}$ output drive at 5 V with low input current of $1-\mu \mathrm{A}$ maximum. The device features the direct overloading load of data input, meaning parallel data is loaded irrespective of clock signals.

### 8.4 Device Functional Table

Table 1 lists the functional modes of the SNx 4 HC 165 .
Table 1. Function Table

| INPUTS |  |  | FUNCTION |
| :---: | :---: | :---: | :---: |
| SH/ $/ \overline{L D}$ | CLK | CLK INH |  |
| L | X | X | Parallel load |
| H | H | X | No change |
| H | X | H | No change |
| H | L | $\uparrow$ | Shift ${ }^{(1)}$ |
| H | $\uparrow$ | L | Shift ${ }^{(1)}$ |

(1) Shift : Content of each internal register shifts towards serial output $Q_{H}$. Data at SER is shifted into the first register

## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SNx 4 HC 165 is an 8 -bit shift register that can be used as a serializer in order to reduce the number of connection needed when transmitting signals between boards or to the device. SNx4HC165 can be used to expand inputs for processors with limited GPIOs for examples basic keyboard interface to the controller. SNx4HC165 allows inputs to be load into the shift registers and clock is used to shift data to the processor. Multiple SNx4HC165 can be cascaded together to allow more digital inputs to be interfaced with single processor by connecting output of the cascaded shift register $\mathrm{Q}_{\mathrm{H}}$ to serial input SER of the SNx4HC165 and so on. Note this application does not allow the communication to be bi-direction in nature as data can only be read by the processor not written back.

### 9.2 Typical Application



Figure 5. Typical Application Diagram for SN74HC165

### 9.2.1 Design Requirements

Ensure that the incoming clock rising edge meets the criteria in Recommended Operating Conditions.

### 9.2.2 Detailed Design Procedure

Ensure that input and output voltages do not exceed ratings in Absolute Maximum Ratings.
Input voltage threshold information for each device can be found in the Electrical Characteristics tables in the Specifications section.

Detailed timing requirements for each device can be found in Timing Requirements tables in the Specifications section.

## Typical Application (continued)

### 9.2.3 Application Curve



Figure 6. Propagation Delay vs Supply Voltage at $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Recommended Operating Conditions table.
Each $\mathrm{V}_{\mathrm{CC}}$ pin must have a good bypass capacitor in order to prevent power disturbance. For devices with a single supply, a $0.1-\mu \mathrm{F}$ capacitor is recommended and if there are multiple $\mathrm{V}_{\mathrm{Cc}}$ pins then a $0.01-\mu \mathrm{F}$ or $0.022-\mu \mathrm{F}$ capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. $0.1-\mu \mathrm{F}$ and $1-\mu \mathrm{F}$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 11 Layout

### 11.1 Layout Guidelines

Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a $90^{\circ}$ angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self-inductance of the trace - resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Figure 7 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections.

### 11.2 Layout Example

WORST


BETTER


Figure 7. Trace Example

## 12 Device and Documentation Support

### 12.1 Documentation Support

### 12.1.1 Related Documentation

Implications of Slow or Floating CMOS Inputs, SCBA004.

### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS | PRODUCT FOLDER | SAMPLE \& BUY | TECHNICAL <br> DOCUMENTS |  <br> SOFTWARE |  <br> COMMUNITY |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SN54HC165 | Click here | Click here | Click here | Click here | Click here |
| SN74HC165 | Click here | Click here | Click here | Click here | Click here |

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.
TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution

A These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.6 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

## PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 84095012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 84095012A } \\ & \text { SNJ54HC } \\ & \text { 165FK } \end{aligned}$ | Samples |
| 8409501EA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N/ A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 8409501EA } \\ & \text { SNJ54HC165J } \end{aligned}$ | Samples |
| 8409501FA | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 8409501FA } \\ & \text { SNJ54HC165W } \end{aligned}$ | Samples |
| SN54HC165J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N/ A for Pkg Type | -55 to 125 | SN54HC165J | Samples |
| SN74HC165D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DBR | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DE4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU \| CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DRG3 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS \& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DRG4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165DT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165N | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU \| CU SN | N/ A for Pkg Type | -40 to 125 | SN74HC165N | Samples |
| SN74HC165NE4 | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | SN74HC165N | Samples |
| SN74HC165NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165PW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |


| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74HC165PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU \| CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165PWRG3 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS \& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165PWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SN74HC165PWT | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples |
| SNJ54HC165FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & 84095012 \mathrm{~A} \\ & \text { SNJ54HC } \\ & 165 \mathrm{FK} \\ & \hline \end{aligned}$ | Samples |
| SNJ54HC165J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8409501EA SNJ54HC165J | Samples |
| SNJ54HC165W | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 8409501FA } \\ & \text { SNJ54HC165W } \end{aligned}$ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine ( Cl ) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annul basis

OTHER QUALIFIED VERSIONS OF SN54HC165, SN74HC165 :

- Catalog: SN74HC165
- Automotive: SN74HC165-Q1, SN74HC165-Q
- Enhanced Product: SN74HC165-EP, SN74HC165-EP
- Military: SN54HC165

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product - Supports Defense, Aerospace and Medical Applications
- Military - QML certified for Military and Defense Applications


## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | $\mathbf{B 0}$ <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | $\mathbf{W}$ <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74HC165DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 |
| SN74HC165DR | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 |
| SN74HC165DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 |
| SN74HC165DRG3 | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 |
| SN74HC165DRG4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 |
| SN74HC165DRG4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 |
| SN74HC165PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74HC165PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74HC165PWRG3 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74HC165PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74HC165PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74HC165DR | SOIC | D | 16 | 2500 | 367.0 | 367.0 | 38.0 |
| SN74HC165DR | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 |
| SN74HC165DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 |
| SN74HC165DRG3 | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 |
| SN74HC165DRG4 | SOIC | D | 16 | 2500 | 367.0 | 367.0 | 38.0 |
| SN74HC165DRG4 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 |
| SN74HC165PWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 |
| SN74HC165PWR | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 |
| SN74HC165PWRG3 | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 |
| SN74HC165PWRG4 | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 |
| SN74HC165PWT | TSSOP | PW | 16 | 250 | 367.0 | 367.0 | 35.0 |

FK (S-CQCC-N**)
LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a metal lid.
D. Falls within JEDEC MS-004

D (R-PDSO-G16)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $0.006(0,15)$ each side.
D Body width does not include interlead flash. Interlead flash shall not exceed $0.017(0,43)$ each side.
E. Reference JEDEC MS-012 variation AC.

D (R-PDSO-G16)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.


NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE: 10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

NS (R-PDSO-G**)
14-PINS SHOWN


| DIM PINS ** | 14 | 16 | 20 | 24 |
| :---: | :---: | :---: | :---: | :---: |
| A MAX | 10,50 | 10,50 | 12,90 | 15,30 |
| A MIN | 9,90 | 9,90 | 12,30 | 14,70 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

W (R-GDFP-F16)


4040180-3/F 04/14
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only.
E. Falls within MIL STD 1835 GDFP2-F16


| DIM PINS ** | 14 | 16 | 18 | 20 |
| :---: | :---: | :---: | :---: | :---: |
| A | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC |
| B MAX | 0.785 <br> $(19,94)$ | .840 <br> $(21,34)$ | 0.960 <br> $(24,38)$ | 1.060 <br> $(26,92)$ |
| B MIN | - | - | - | - |
| C MAX | 0.300 <br> $(7,62)$ | 0.300 <br> $(7,62)$ | 0.310 <br> $(7,87)$ | 0.300 <br> $(7,62)$ |
| C MIN | 0.245 <br> $(6,22)$ | 0.245 <br> $(6,22)$ | 0.220 <br> $(5,59)$ | 0.245 <br> $(6,22)$ |



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.


| DIM PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150

N (R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
16 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C) Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.

