# 1.5MHz, 3A Synchronous Step-Down Regulator ## **General Description** The FP6165 is a high efficiency current mode synchronous buck PWM DC-DC regulator. The internal generated 0.6V precision feedback reference voltage is designed for low output voltage. Low R<sub>DS (ON)</sub> synchronous switch dramatically reduces conduction loss. To extend battery life for portable application, 100% duty cycle is supported for low-dropout operation. Shutdown mode also helps saving the current consumption. The FP6165 is packaged in MSOP-10L, DFN-10L and SOP-8L to reduce PCB space. ### **Features** Input Voltage Range: 2.5 to 5.5V Adjustable Output Voltage From 0.6V to V<sub>IN</sub> Precision Feedback Reference Voltage: 0.6V (±2%) Output Current: 3A (Max.) Duty Cycle: 0~100% Internal Fixed PWM Frequency: 1.5MHz ► Low Quiescent Current: 100µA No Schottky Diode Required Built-in Soft Start Current Mode Operation Over Temperature Protection Package: MSOP-10L (EP), DFN-10L, SOP-8L (EP) # **Applications** - Cellular Telephone - Wireless and DSL Modems - Digital Still Cameras - Portable Products - MP3 Players # **Typical Application Circuit** This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product. Website: <a href="http://www.feeling-tech.com.tw">http://www.feeling-tech.com.tw</a> This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product. # **Pin Descriptions** ### MSOP-10L (EP) | Name | No. | 1/0 | Description | | |-----------------------|-----|-----|--------------------------------------|--| | EN | 1 | 1 | Enable / UVLO | | | Vcc | 2 | Р | Supply Voltage | | | AV <sub>CC</sub> | 3 | Р | Analog Supply Voltage | | | PGOOD | 4 | 0 | Power Good Open Drain Output | | | FB / V <sub>OUT</sub> | 5 | 1 | Feedback | | | AGND | 6 | Р | Analog Ground | | | SW | 7 | 0 | Switch | | | SW | 8 | 0 | Switch | | | GND | 9 | Р | Ground | | | GND | 10 | Р | Ground | | | EP | 11 | Р | Exposed PAD - Must Connect to Ground | | ### DFN-10L | | Name | No. | 170 | Description | |---|-----------|-----|------------|--------------------------------------| | 8 | EN | 1 | ) | Enable / UVLO | | | Vce | 2 | P | Supply Voltage | | 8 | AVec | 3 | P | Analog Supply Voltage | | | PGOOD | 4 | 010 | Power Good Open Drain Output | | | FB / Vout | 5/3 | )<br> <br> | Feedback | | V | AGND | 6 | | Analog Ground | | , | WSW | 7 | 9/ | Switch | | | SW | _8 | 0 | Switch | | 2 | GND | 9 | Р | Ground | | | GND | 10 | Р | Ground | | ( | ) EP | 11 | Р | Exposed PAD - Must Connect to Ground | ### SOP-8L (EP) | Во | ottom Vie | W | |----|-----------|---| | | | | | | EP | | | | | | | | | | | Name | No. | 1/0 | Description | | |------------------|-----|-----|--------------------------------------|--| | EN | 1 | I | Enable / UVLO | | | Vcc | 2 | Р | Supply Voltage | | | AV <sub>CC</sub> | 3 | Р | Analog Supply Voltage | | | FB / Vout | 4 | 1 | Feedback | | | AGND | 5 | Р | Analog Ground | | | SW | 6 | 0 | Switch | | | GND | 7 | Р | Ground | | | GND | 8 | Р | Ground | | | EP | 9 | Р | Exposed PAD - Must connect to Ground | | # **Marking Information** ### MSOP-10L (EP) #### DFN-10L Halogen Free: Halogen free product indicator Lot Number: Wafer lot number's last two digits For Example: 132386TB → 86 Internal ID: Internal Identification Code Per-Half Month: Production period indicated in half month time unit For Example: January → A (Front Half Month), B (Last Half Month) February → C (Front Half Month), D (Last Half Month) Year: Production year's last digit **Ordering Information** | Part Number | Operating Temperature | Package | MOQ | Description | |---------------|-----------------------|---------------|--------|-------------| | FP6165ADgR-G1 | -40°C ~ +85°C | MSOP-10L (EP) | 3000EA | Tape & Reel | | FP6165ADdR-G1 | -40°C ~ +85°C | DFN-10L | 2500EA | Tape & Reel | | FP6165ADXR-G1 | -40°C ~ +85°C | SOP-8L (EP) | 2500EA | Tape & Reel | **Absolute Maximum Ratings** | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |---------------------------------------------|-----------------|------------|------|------|------|------| | Input Supply Voltage | V <sub>IN</sub> | | -0.3 | | 6 | V | | EN, V <sub>FB</sub> , SW Voltage | | | -0.3 | | VIN | V | | P-Channel Switch Source Current (DC) | | | | | 3.9 | Α | | N-Channel Switch Source Current (DC) | | | | | 3.9 | Α | | Peak SW Switch Sink and Source Current (AC) | | | | | 6 | Α | | | | MSOP-10L | | | +70 | °C/W | | Thermal Resistance (Junction to Ambient) | θ <sub>JA</sub> | DFN-10L | | | +65 | °C/W | | | | SOP-8L | | | +50 | °C/W | | | | MSOP-10L | | | +10 | °C/W | | Thermal Resistance (Junction to Case) | θэс | DFN-10L | | | +10 | °C/W | | | | SOR-8L 519 | | | +10 | °C/W | | Junction Temperature | | 36916613 | | | +150 | °C | | Storage Temperature | A. 李文 | ) | -65 | | +150 | °C | | Lead Temperature (soldering, 10 sec) | 是是. | | | | +260 | °C | # Suggested IR Re-flow Soldering Curve This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product. **Recommended Operating Conditions** | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------|------------|------|------|------|------| | Supply Voltage | VIN | | 2.5 | | 5.5 | V | | Operating Temperature | | | -40 | | +85 | °C | # DC Electrical Characteristics (V<sub>IN</sub>=3.6V ,T<sub>A</sub>= 25°C , unless otherwise noted) | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |---------------------------------------|------------------------|-----------------------------------------------------------------|-------|-------|-------|------| | Dogulated Foodback Voltage | V | T <sub>A</sub> =25°C | 0.588 | 0.6 | 0.612 | V | | Regulated Feedback Voltage | V <sub>FB</sub> | -40°C~+85°C | 0.582 | 0.6 | 0.618 | V | | Line Regulation with V <sub>REF</sub> | $\Delta V_{FB}$ | V <sub>IN</sub> =2.5V to 5.5V | | 0.04 | 0.4 | %/V | | Output Voltage LineRegulation | $\Delta V_{OUT}$ | V <sub>IN</sub> =2.5 to 5.5V | | 0.04 | 0.4 | %/V | | RDS (ON) of P-Channel FET | R <sub>DS (ON)</sub> P | I <sub>SW</sub> =100mA | | 60 | 90 | mΩ | | RDS (ON) of N-Channel FET | R <sub>DS(ON)</sub> N | I <sub>SW</sub> =-100mA | | 60 | 90 | mΩ | | SW Leakage | I <sub>LSW</sub> | V <sub>EN</sub> =0V, V <sub>IN</sub> =5V | | ±0.01 | ±1 | μA | | Peak Inductor Current | I <sub>PK</sub> | V <sub>FB</sub> =0.5V | 3.75 | 5 | 6 | Α | | Input Voltage Range | VIN | -40°C~+85°C | 2.5 | ě | 5.5 | V | | | | Shutdown, V <sub>EN</sub> =0 | | 0.1 | 1 | μA | | Quiescent Current | Icc | Active, V <sub>FB</sub> =0.5V, V <sub>EN</sub> =V <sub>IN</sub> | | 100 | | μA | | | | PFM, V <sub>FB</sub> =0.7V, V <sub>EN</sub> =V <sub>IM</sub> 9 | | 80 | | μA | | EN Threshold | V <sub>EN</sub> | 40°C~ +85°C | 0.3 | 1 | 1.5 | V | | EN Leakage Current | I <sub>EN</sub> | 40°C~ +85°C<br>-40°C ~+85°C | | ±0.01 | ±1 | μA | | Oscillator Frequency | Fosc | V <sub>FB</sub> =0.6V, -40°C ~+85°C | 1.2 | 1.5 | 1.8 | MHz | Website: http://www.feeling-tech.com.tw # Typical Operating Characteristics (T<sub>A</sub>= 25°C, V<sub>IN</sub>=3.3V, unless otherwise noted) This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product. Website: http://www.feeling-tech.com.tw ### **Function Description** ### **Control Loop** The FP6165 is a high efficiency current mode synchronous buck regulator. Both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches are built internally. With current mode operation, the PWM duty is controlled both by the error amplifier output and the peak inductor current. At the beginning of each cycle, the oscillator turn on the P-MOSFET switch to source current from V<sub>IN</sub> to SW output. Then, the chip starts to compare the inductor current with the error amplifier output. Once the inductor current is larger than the error amplifier output, the P-MOSFET switch is turned off. When the load current increases, the feedback voltage FB will slightly drop. This causes the error amplifier to output a higher current level until the prior mentioned peak inductor current reach the same level. The output voltage then can be sustained at the same. When the top P-MOSFET switch is off, the bottom synchronous N-MOSFET switch is turned on. Once the inductor current reverses, both top and bottom MOSFET will be turn off to leave the SW pin into high impedance state. The FP6165's current mode control loop also includes slope compensation to suppress sub-harmonic oscillations at high duty cycles. This slope compensation is achieved by adding a compensation ramp to the inductor current signal. #### **LDO Mode** The FP6165's maximum duty cycle can reach 100%. That means the driver's main switch is turn on through out whole clock cycle. Once the duty reaches 100%, the feedback path no longer controls the output voltage. The output voltage will be the input voltage minus the main switch voltage drop. ### **Over Current Protection** FP6165 limits the peak main switch current cycle by cycle. When over current occurs, chip will turn off the main switch and turn the synchronous switch on until next cycle. #### **Short Circuit Protection** When the FB pin is drop below 300mV, the chip will tri-state the output pin SW automatically. After 300us rest to avoid over heating, chip will re-initiate PWM operation with soft start. #### **Power Good** The power good pin is an open-drain output. Connects a $100k\Omega$ pull up resistor between $V_{IN}$ and this pin to obtain a PGOOD voltage. When the output voltage is not within $\pm 10\%$ of setting output voltage, the PGOOD pin will be pulled down to ground immediately. After the output voltage is within $\pm 10\%$ of setting output voltage for 42.7 $\mu$ s (typ.), the PGOOD pin pull-down is turned off. Then it can be pulled up to $V_{IN}$ through external pull-high resister. Connect this pin to AGND if not used. ### **Thermal Protection** FP6165 will shutdown automatically when the internal junction temperature reaches 150°C to protect both the part and the system. ## **Application Information** ### Input capacitor Selection The input capacitor must be connected to the VIN pin and GND pin of FP6165 to maintain steady input voltage and filter out the pulsing input current. The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage. In switch mode, the input current is discontinuous in a buck converter. The source current waveform of the high-side MOSFET is a square wave. To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The RMS value of input capacitor current can be calculated by: $$I_{RMS} = I_{O\_MAX} \sqrt{\frac{V_{O}}{V_{IN}} \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$ It can be seen that when Vo is half of VIN, CIN is under the worst current stress. The worst current stress on C<sub>IN</sub> is I<sub>O\_MAX</sub>/2. #### **Inductor Selection** rector Selection The value of the inductor is selected based on the desired ripple current. Large inductance gives low inductor ripple current and small inductance result in high ripple current. However, the larger value inductor has a larger physical size, higher series resistance, and/or lower saturation current. In experience, the value is to allow the peak-to-peak ripple current in the inductor to be 10%~20% maximum load current. The inductance value can be calculated by: $$L = \frac{(V_{IN} - V_{O})}{f \times \Delta I_{L}} \frac{V_{O}}{V_{IN}} = \frac{(V_{IN} - V_{O})}{f \times [2 \times (10\% - 20\%)I_{O}]} \frac{V_{O}}{V_{IN}}$$ The inductor ripple current can be calculated by: $$\Delta I_{L} = \frac{V_{O}}{f \times L} \times \left[ 1 - \frac{V_{O}}{V_{IN}} \right]$$ Choose an inductor that does not saturate under the worst-case load conditions, which is the load current plus half the peak-to-peak inductor ripple current, even at the highest operating temperature. The peak inductor current is: $$I_{L_{PEAK}} = I_{O} + \frac{\Delta I_{L}}{2}$$ The inductors in different shape and style are available from manufacturers. Shielded inductors are small and radiate less EMI issue. But they cost more than unshielded inductors. The choice depends on EMI requirement, price and size. | Inductor Value (µH) | Dimensions (mm) | Component Supplier | Model | |---------------------|-----------------|--------------------|----------------| | 1.0 | 8.3×8.3×4.5 | FENG-JUI | TPRH8D43-2R2M | | 1.0 | 10.3×10.3×4.0 | FENG-JUI | TPRH10D40-2R2M | | 2.2 | 8.3×8.3×4.5 | FENG-JUI | TPRH8D43-3R3M | | 2.2 | 10.3×10.3×4.0 | FENG-JUI | TPRH10D40-3R3M | ### **Output Capacitor Selection** The output capacitor is required to maintain the DC output voltage. Low ESR capacitors are preferred to keep the output voltage ripple low. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. The output ripple is determined by: $$\Delta V_{O} = \Delta I_{L} \times \left( ESR_{COUT} + \frac{1}{8 \times f \times C_{OUT}} \right)$$ Where f = operating frequency, COUT= output capacitance and $\Delta IL$ = ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since $\Delta IL$ increases with input voltage. | Capacitor Value | Case Size | Component Supplier | Model | |-----------------|-----------|--------------------|-----------------| | 10μF | 0805 | Taiyo Yuden | JMK212BJ106MG | | 10µF | 0805 | 发生 TDK | C12012X5ROJ106K | | 22µF | 0805 1206 | 大理· TDK // | C2012JB0J226M | ### **Using Ceramic Input and Output Capacitors** Care must be taken when ceranic capacitors are used at the input and the output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, VIN. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush current through the long wires can potentially cause a voltage spike at V<sub>IN</sub>, which may large enough to damage the part. When choosing the input and output ceramic capacitors, choose the X5R or X7R specification. Their dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size. #### **Output Voltage Programming** In the adjustable version, the output voltage is set using a resistive voltage divider from the output voltage to FB. The output voltage is: $$V_{O} = 0.6V \left(1 + \frac{R_{1}}{R_{2}}\right)$$ This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product. Website: http://www.feeling-tech.com.tw #### The recommended resistor value is summarized below: | V <sub>OUT</sub> (V) | R <sub>1</sub> (Ω) | R <sub>2</sub> (Ω) | C <sub>3</sub> (F) | |----------------------|--------------------|--------------------|--------------------| | 0.6 | 200k | Not Used | Not Used | | 1.2 | 200k | 200k | 10p | | 1.5 | 300k | 200k | 10p | | 1.8 | 200k | 100k | 10p | | 2.5 | 270k | 85k | 10p | | 3.3 | 306k | 68k | 10p | ### **PC Board Layout Checklist** - The power traces, consisting of the GND, SW and V<sub>IN</sub> trace should be kept short, direct and wide. - 2. Place C<sub>IN</sub> near V<sub>IN</sub> pin as closely as possible to maintain input voltage steady and filter out the pulsing input current. - 3. The resistive divider R<sub>1</sub> and R<sub>2</sub> must be connected to FB pin directly and as closely as possible. - 4. FB is a sensitive node. Please keep it away from switching node, SW. A good approach is to route the feedback trace on another PCB layer and have a ground plane between the top and feedback trace routing layer. This reduces EMI radiation on to the DC-DC converter its own voltage feedback trace. - 5. Keep the GND plates of C<sub>IN</sub> and C<sub>OUT</sub> as close as possible. Then connect this to the ground plane (if one is used) with several vias. This reduces ground plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at FP6161 by giving it a low impedance ground connection. Suggested Layout for DFN-10L / MSOP-10L Suggested Layout for SOP-8L # **Typical Application** DFN-10L / MSOP-10L ### $V_{IN} = 3.3V$ , $V_{OUT} = 1.8V$ , $L = 1\mu H$ , $T_A = +25^{\circ}C$ This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product. # **Package Outline** ## MSOP-10L (EP) | Symbols | Min. (mm) | Max. (mm) | | |---------|------------|-----------|--| | Α | | 1.100 | | | A1 | 0.000 | 0.150 | | | A2 | 0.750 | 0.950 | | | b | 0.170 | 0.270 | | | С | 0.080 | 0.230 | | | D | 3.000 BSC. | | | | E | 4.900 | BSC. | | | E1 | 3.000 | BSC. | | | е | 0.500 | BSC. | | | L | 0.400 | 0.800 | | | L1 | 0.950 | REF. | | | θ° | 0° | 8° | | ### MSOP-10L (EP) continued ### **Exposed PAD Dimensions:** | Symbols | Min. (mm) | Max. (mm) | |---------|-----------|-----------| | E2 | 1.715 REF | | | D1 | 1.600 REF | | ### Note: - 1. Package dimensions are in compliance with JEDEC outline: MO-187 BA-T. - 2. Dimension "D" does not include molding flash, protrusions or gate burrs. - 3. Dimension "E1" does not include inter-lead flash or protrusions. ## DFN-10L (EP) **UNIT:** mm | Symbols | Min. (mm) | Max. (mm) | | | |---------|------------|-----------|--|--| | Α | 0.700 | 0.800 | | | | A1 | 0.000 1519 | 0.050 | | | | A3 // | 0.20REF | | | | | b | 发生 0.180 | 0.300 | | | | D WY | 3.00 | | | | | E | 3.00 | | | | | D2 | 2.200 | 2.700 | | | | E2 | 1.400 | 1.750 | | | | e O | 0.500 | | | | | L | 0.300 | 0.500 | | | | K | 0.200 | | | | This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product. ### SOP-8L (EP) | (9166151) | | | | |-----------|-----------|-----------|--| | Symbols | Min. (mm) | Max. (mm) | | | Α | 1.346 | 1.752 | | | A1 | 0.050 | 0.152 | | | A2 | | 1.498 | | | D | 4.800 | 4.978 | | | Е | 3.810 | 3.987 | | | Н | 5.791 | 6.197 | | | L | 0.406 | 1.270 | | | θ° | O° | 8° | | ## **Exposed PAD Dimensions:** | Symbols | Min. (mm) | Max. (mm) | |---------|-----------|-----------| | E1 | 2.184 REF | | | D1 | 2.971 REF | | ### Note: - 1. Package dimensions are in compliance with JEDEC outline: MS-012 AA. - 2. Dimension "D" does not include molding flash, protrusions or gate burrs. - 3. Dimension "E" does not include inter-lead flash or protrusions This datasheet contains new product information. Feeling Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sales of the product.