# Please note that Cypress is an Infineon Technologies Company. The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio. # **Continuity of document content** The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page. # **Continuity of ordering part numbers** Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering. www.infineon.com # PSoC 4: PSoC 4100S Datasheet # Programmable System-on-Chip (PSoC) # **General Description** PSoC<sup>®</sup> 4 is a scalable and reconfigurable platform architecture for a family of programmable embedded system controllers with an Arm<sup>®</sup> Cortex™-M0+ CPU. It combines programmable and reconfigurable analog and digital blocks with flexible automatic routing. The PSoC 4100S product family is a member of the PSoC 4 platform architecture. It is a combination of a microcontroller with standard communication and timing peripherals, a capacitive touch-sensing system (CapSense) with best-in-class performance, programmable general-purpose continuous-time and switched-capacitor analog blocks, and programmable connectivity. PSoC 4100S products are upward compatible with members of the PSoC 4 platform for new applications and design needs. #### **Features** ### 32-bit MCU Subsystem - 48-MHz Arm Cortex-M0+ CPU with single-cycle multiply - Up to 64 KB of flash with Read Accelerator - Up to 8 KB of SRAM # **Programmable Analog** - Two opamps with reconfigurable high-drive external and high-bandwidth internal drive and Comparator modes and ADC input buffering capability. Opamps can operate in Deep Sleep low-power mode. - 12-bit 1-Msps SAR ADC with differential and single-ended modes, and Channel Sequencer with signal averaging - Single-slope 10-bit ADC function provided by a capacitance sensing block - Two current DACs (IDACs) for general-purpose or capacitive sensing applications on any pin - Two low-power comparators that operate in Deep Sleep low-power mode ### **Programmable Digital** ■ Programmable logic blocks allowing Boolean operations to be performed on port inputs and outputs #### Low-Power 1.71-V to 5.5-V Operation ■ Deep Sleep mode with operational analog and 2.5-µA digital system current ## Capacitive Sensing - Cypress CapSense Sigma-Delta (CSD) provides best-in-class signal-to-noise ratio (SNR) (>5:1) and water tolerance - Cypress-supplied software component makes capacitive sensing design easy - Automatic hardware tuning (SmartSense<sup>™</sup>) ## **LCD Drive Capability** ■ LCD segment drive capability on GPIOs #### **Serial Communication** ■ Three independent run-time reconfigurable Serial Communication Blocks (SCBs) with re-configurable I<sup>2</sup>C, SPI, or UART functionality ### **Timing and Pulse-Width Modulation** - Five 16-bit timer/counter/pulse-width modulator (TCPWM) blocks - Center-aligned, Edge, and Pseudo-random modes - Comparator-based triggering of Kill signals for motor drive and other high-reliability digital logic applications - Quadrature decoder #### Up to 36 Programmable GPIO Pins - 48-pin TQFP, 44-pin TQFP, 40-pin QFN, 32-pin QFN, and 35-ball WLCSP packages - Any GPIO pin can be CapSense, analog, or digital - Drive modes, strengths, and slew rates are programmable #### **Clock Sources** - 32-kHz Watch Crystal Oscillator (WCO) - ±2% Internal Main Oscillator (IMO) - 32-kHz Internal Low-power Oscillator (ILO) ### ModusToolbox™ Software - Comprehensive collection of multi-platform tools and software libraries - Includes board support packages (BSPs), peripheral driver library (PDL), and middleware such as CapSense ## **PSoC Creator Design Environment** - Integrated development environment (IDE) provides schematic design entry and build, with analog and digital automatic routing - Application programming interface (API) Components for all fixed-function and programmable peripherals ### **Industry-Standard Tool Compatibility** ■ After schematic entry, development can be done with Arm-based industry-standard development tools Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 Document Number: 002-00122 Rev. \*N Revised November 10, 2020 # **Development Ecosystem** #### **PSoC 4 MCU Resources** Cypress provides a wealth of data at <a href="www.cypress.com">www.cypress.com</a> to help you select the right PSoC device and quickly and effectively integrate it into your design. The following is an abbreviated, hyperlinked list of resources for PSoC 4 MCU: - Overview: PSoC Portfolio, PSoC Roadmap - Product Selectors: PSoC 4 MCU - Application Notes cover a broad range of topics, from basic to advanced level, and include the following: - □ AN79953: Getting Started With PSoC 4. This application note has a convenient flow chart to help decide which IDE to use: ModusToolbox™ Software or PSoC Creator. - □ AN91184: PSoC 4 BLE Designing BLE Applications - □ AN88619: PSoC 4 Hardware Design Considerations - □ AN73854: Introduction To Bootloaders - □ AN89610: Arm Cortex Code Optimization - □ AN86233: PSoC 4 MCU Power Reduction Techniques - □ AN57821: Mixed Signal Circuit Board Layout - □ AN85951: PSoC 4, PSoC 6 CapSense Design Guide - Code Examples demonstrate product features and usage, and are also available on Cypress GitHub repositories. - Technical Reference Manuals (TRMs) provide detailed descriptions of PSoC 4 MCU architecture and registers. PSoC 4 MCU Programming Specification provides the information necessary to program PSoC 4 MCU nonvolatile memory. ## **■** Development Tools - ModusToolbox™ Software enables cross platform code development with a robust suite of tools and software libraries. - □ PSoC Creator is a free Windows-based IDE. It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, PSoC 5LP, and PSoC 6 MCU based systems. Applications are created using schematic capture and over 150 pre-verified, production-ready peripheral Components. - □ CY8CKIT-041-41XX PSoC 4100S CapSense Pioneer Kit, is an easy-to-use and inexpensive development platform. This kit includes connectors for Arduino™ compatible shields. - □ MiniProg4 and MiniProg3 all-in-one development programmers and debuggers. - PSoC 4 MCU CAD libraries provide footprint and schematic support for common tools. IBIS models are also available. - Training Videos are available on a wide range of topics including the PSoC 4 MCU 101 series. - Cypress Developer Community enables connection with fellow PSoC developers around the world, 24 hours a day, 7 days a week, and hosts a dedicated PSoC 4 MCU Community. Document Number: 002-00122 Rev. \*N Page 2 of 43 # ModusToolbox™ Software ModusToolbox Software is Cypress' comprehensive collection of multi-platform tools and software libraries that enable an immersive development experience for creating converged MCU and wireless systems. It is: - Comprehensive it has the resources you need - Flexible you can use the resources in your own workflow - Atomic you can get just the resources you want Cypress provides a large collection of code repositories on GitHub, including: - Board Support Packages (BSPs) aligned with Cypress kits - Low-level resources, including a peripheral driver library (PDL) - Middleware enabling industry-leading features such as CapSense - An extensive set of thoroughly tested code example applications ModusToolbox Software is IDE-neutral and easily adaptable to your workflow and preferred development environment. It includes a project creator, peripheral and library configurators, a library manager, as well as the optional Eclipse IDE for ModusToolbox, as Figure 1 shows. For information on using Cypress tools, refer to the documentation delivered with ModusToolbox software, and AN79953: Getting Started with PSoC 4. Figure 1. ModusToolbox Software Tools ## **PSoC Creator** PSoC Creator is a free Windows-based IDE. It enables you to design hardware and firmware systems concurrently, based on PSoC 4 MCU. As Figure 2 shows, with PSoC Creator you can: - 1. Explore the library of 200+ Components - 2. Drag and drop Component icons to complete your hardware system design in the main design workspace - 3. Configure Components using the Component configuration tools and the Component datasheets - 4. Co-design your application firmware and hardware in the PSoC Creator IDE or build a project for a third-party IDE - 5. Prototype your solution with the PSoC 4 Pioneer kits. If a design change is needed, PSoC Creator and Components enable you to make changes on-the-fly without the need for hardware revisions. Figure 2. PSoC Creator Schematic Entry and Components # **Contents** | Functional Definition | 7 | |----------------------------------------|----| | CPU and Memory Subsystem | | | System Resources | | | Analog Blocks | | | Programmable Digital Blocks | 8 | | Fixed Function Digital | | | GPIO | | | Special Function Peripherals | 9 | | Pinouts | | | Alternate Pin Functions | 12 | | Power | 14 | | Mode 1: 1.8 V to 5.5 V External Supply | 14 | | Mode 2: 1.8 V ±5% External Supply | 14 | | Electrical Specifications | | | Absolute Maximum Ratings | | | Device Level Specifications | 15 | | Analog Peripherals | 19 | |-----------------------------------------|----| | Digital Peripherals | 26 | | Memory | | | System Resources | | | Ordering Information | | | Packaging | | | Package Diagrams | | | Acronyms | | | Document Conventions | | | Units of Measure | 41 | | Revision History | 42 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | 43 | | Cypress Developer Community | | | Technical Support | | Figure 3. Block Diagram PSoC 4100S devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. The Arm Serial-Wire Debug (SWD) interface supports all programming and debug features of the device. Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug. The PSoC Creator IDE provides fully integrated programming and debug support for the PSoC 4100S devices. The SWD interface is fully compatible with industry-standard third-party tools. The PSoC 4100S provides a level of security not possible with multi-chip application solutions or with microcontrollers. It has the following advantages: - Allows disabling of debug features - Robust flash protection - Allows customer-proprietary functionality to be implemented in on-chip programmable blocks The debug circuits are enabled by default and can be disabled in firmware. If they are not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Thus firmware control of debugging cannot be over-ridden without erasing the firmware thus providing security. Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, PSoC 4100S, with device security enabled, may not be returned for failure analysis. This is a trade-off the PSoC 4100S allows the customer to make. #### **Functional Definition** #### **CPU and Memory Subsystem** #### CPU The Cortex-M0+ CPU in the PSoC 4100S is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and the CPU executes a subset of the Thumb-2 instruction set. It includes a nested vectored interrupt controller (NVIC) block with eight interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor from Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in Deep Sleep mode. The CPU also includes a debug interface, the serial wire debug (SWD) interface, which is a two-wire form of JTAG. The debug configuration used for PSoC 4100S has four breakpoint (address) comparators and two watchpoint (data) comparators. #### Flash The PSoC 4100S device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver two wait-state (WS) access time at 48 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. #### SRAM Eight KB of SRAM are provided with zero wait-state access at 48 MHz. #### **SROM** An 8 KB supervisory ROM that contains boot and configuration routines is provided. ### System Resources #### Power System The power system is described in detail in the section Power on page 14. It provides assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on power-on reset (POR)) until voltage levels are as required for proper functionality, or generates resets (for example, on brown-out detection). The PSoC 4100S operates with a single external supply over the range of either 1.8 V ±5% (externally regulated) or 1.8 to 5.5 V (internally regulated) and has three different power modes, transitions between which are managed by the power system. The PSoC 4100S provides Active, Sleep, and Deep Sleep low-power modes. All subsystems are operational in Active mode. The CPU subsystem (CPU, flash, and SRAM) is clock-gated off in Sleep mode, while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In Deep Sleep mode, the high-speed clock and associated circuitry is switched off; wake-up from this mode takes 35 µs. The opamps can remain operational in Deep Sleep mode. #### Clock System The PSoC 4100S clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that there are no metastable conditions. The clock system for the PSoC 4100S consists of the internal main oscillator (IMO), internal low-frequency oscillator (ILO), a 32 kHz Watch Crystal Oscillator (WCO) and provision for an external clock. Clock dividers are provided to generate clocks for peripherals on a fine-grained basis. Fractional dividers are also provided to enable clocking of higher data rates for UARTs. Figure 4. PSoC 4100S MCU Clocking Architecture The HFCLK signal can be divided down to generate synchronous clocks for the analog and digital peripherals. There are eight clock dividers for the PSoC 4100S; two of those are fractional dividers. The 16-bit capability allows flexible generation of fine-grained frequency values and is fully supported in PSoC Creator #### IMO Clock Source The IMO is the primary source of internal clocking in the PSoC 4100S. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance with Cypress-provided calibration settings is ±2%. #### ILO Clock Source The ILO is a very low power, nominally 40-kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration. #### Watch Crystal Oscillator (WCO) The PSoC 4100S clock subsystem also implements a low-frequency (32-kHz watch crystal) oscillator that can be used for precision timing applications. The WCO block allows locking the IMO to the 32-kHz oscillator. # Watchdog Timer and Counters A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the set timeout occurs. The watchdog reset is recorded in a Reset Cause register, which is firmware readable. The Watchdog counters can be used to implement a Real-Time clock using the 32-kHz WCO. ## Reset The PSoC 4100S can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES pin is reserved for external reset by asserting it active low. The XRES pin has an internal pull-up resistor that is always enabled. #### **Analog Blocks** #### 12-bit SAR ADC The 12-bit, 1-Msps SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion. The Sample-and-Hold (S/H) aperture is programmable allowing the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. It is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier. The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through selected channels autonomously (sequencer scan) with zero switching overhead (that is, aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware driven switching. A feature provided by the sequencer is buffering of each channel to reduce CPU interrupt service requirements. To accommodate signals with varying source impedance and frequency, it is possible to have different sample times programmable for each channel. Also, signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without the necessity of having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software. The SAR is not available in Deep Sleep mode as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 V to 5.5 V. Figure 5. SAR ADC Two Opamps (Continuous-Time Block; CTB) The PSoC 4100S has two opamps with Comparator modes which allow most common analog functions to be performed on-chip eliminating external components; PGAs, Voltage Buffers, Filters, Trans-Impedance Amplifiers, and other functions can be realized, in some cases with external passives. saving power, cost, and space. The on-chip opamps are designed with enough bandwidth to drive the Sample-and-Hold circuit of the ADC without requiring external buffering. ## Low-power Comparators (LPC) The PSoC 4100S has a pair of low-power comparators, which can also operate in Deep Sleep modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode where the system wake-up circuit is activated by a comparator switch event. The LPC outputs can be routed to pins. #### Current DACs The PSoC 4100S has two IDACs, which can drive any of the pins on the chip. These IDACs have programmable current ranges. #### Analog Multiplexed Buses The PSoC 4100S has two concentric independent buses that go around the periphery of the chip. These buses (called amux buses) are connected to firmware-programmable analog switches that allow the chip's internal resources (IDACs, comparator) to connect to any pin on the I/O Ports. # **Programmable Digital Blocks** The Smart I/O block is a fabric of switches and LUTs that allows Boolean functions to be performed in signals being routed to the pins of a GPIO port. The Smart I/O can perform logical operations on input pins to the chip and on signals going out as outputs. # **Fixed Function Digital** #### Timer/Counter/PWM (TCPWM) Block The TCPWM block consists of a 16-bit counter with user-programmable period length. There is a capture register to record the count value at the time of an event (which may be an I/O event), a period register that is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals that are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as dead-band programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor drive systems when an over-current state is indicated and the PWM driving the FETs needs to be shut off immediately with no time for software intervention. There are five TCPWM blocks in the PSoC 4100S. Serial Communication Block (SCB) The PSoC 4100S has three serial communication blocks, which can be programmed to have SPI, I2C, or UART functionality. I<sup>2</sup>C Mode: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multi-master arbitration). This block is capable of operating at speeds of up to 400 kbps (Fast Mode) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. It also supports EZI2C that creates a mailbox address range in the memory of the PSoC 4100S and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the block supports an 8-deep FIFO for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time. The I<sup>2</sup>C peripheral is compatible with the I<sup>2</sup>C Standard-mode and Fast-mode devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/O is implemented with GPIO in open-drain modes. The PSoC 4100S is not completely compliant with the I<sup>2</sup>C spec in the following respect: GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system. **UART Mode**: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated. **SPI Mode**: The SPI mode supports full Motorola SPI, TI SSP (adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO. #### **GPIO** The PSoC 4100S has up to 36 GPIOs. The GPIO block implements the following: - Eight drive modes: - ☐ Analog input mode (input and output buffers disabled) - □ Input only - □ Weak pull-up with strong pull-down - ☐ Strong pull-up with weak pull-down - □ Open drain with strong pull-down - □ Open drain with strong pull-up - ☐ Strong pull-up with strong pull-down - □ Weak pull-up with weak pull-down - Input threshold select (CMOS or LVTTL). - Individual control of input and output buffer enabling/disabling in addition to the drive strength modes - Selectable slew rates for dV/dt related noise control to improve EMI The pins are organized in logical entities called ports, which are 8-bit in width (less for Ports 2 and 3). During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin. Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4100S). ### **Special Function Peripherals** #### CapSense CapSense is supported in the PSoC 4100S through a CapSense Sigma-Delta (CSD) block that can be connected to any pins through an analog multiplex bus via analog switches. CapSense function can thus be provided on any available pin or group of pins in a system under software control. A PSoC Creator component is provided for the CapSense block to make it easy for the user. Shield voltage can be driven on another analog multiplex bus to provide water-tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. Proximity sensing can also be implemented. The CapSense block has two IDACs, which can be used for general purposes if CapSense is not being used (both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available). The CapSense block also provides a 10-bit Slope ADC function which can be used in conjunction with the CapSense function. The CapSense block is an advanced, low-noise, programmable block with programmable voltage references and current source ranges for improved sensitivity and flexibility. It can also use an external reference voltage. It has a full-wave CSD mode that alternates sensing to VDDA and ground to null out power-supply related noise. # LCD Segment Drive The PSoC 4100S has an LCD controller, which can drive up to 4 commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as Digital Correlation and PWM. Digital Correlation pertains to modulating the frequency and drive levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal to zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port). # **Pinouts** Table 1 provides the pin list for PSoC 4100S for the 48-pin TQFP, 44-pin TQFP, 40-pin QFN, 32-pin QFN, and 35-ball CSP packages. All port pins support GPIO. Table 1. Pin List | 48- | TQFP | 44- | TQFP | 40 | -QFN | 32- | QFN | 35 | 5-CSP | |-----|-----------|-----|-----------|-----|-----------|---------|-----------|-----|-----------| | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | | 28 | P0.0 | 24 | P0.0 | 22 | P0.0 | 17 | P0.0 | C3 | P0.0 | | 29 | P0.1 | 25 | P0.1 | 23 | P0.1 | 18 | P0.1 | A5 | P0.1 | | 30 | P0.2 | 26 | P0.2 | 24 | P0.2 | 19 | P0.2 | A4 | P0.2 | | 31 | P0.3 | 27 | P0.3 | 25 | P0.3 | 20 | P0.3 | A3 | P0.3 | | 32 | P0.4 | 28 | P0.4 | 26 | P0.4 | 21 | P0.4 | В3 | P0.4 | | 33 | P0.5 | 29 | P0.5 | 27 | P0.5 | 22 | P0.5 | A6 | P0.5 | | 34 | P0.6 | 30 | P0.6 | 28 | P0.6 | 23 | P0.6 | B4 | P0.6 | | 35 | P0.7 | 31 | P0.7 | 29 | P0.7 | | | B5 | P0.7 | | 36 | XRES | 32 | XRES | 30 | XRES | 24 XRES | | B6 | XRES | | 37 | VCCD | 33 | VCCD | 31 | VCCD | 25 | VCCD | A7 | VCCD | | 38 | VSSD | | | DN | VSSD | 26 | VSSD | B7 | VSS | | 39 | VDDD | 34 | VDDD | 32 | VDDD | | | C7 | VDD | | 40 | VDDA | 35 | VDDA | 33 | VDDA | 27 | VDD | C7 | VDD | | 41 | VSSA | 36 | VSSA | 34 | VSSA | 28 | VSSA | B7 | VSS | | 42 | P1.0 | 37 | P1.0 | 35 | P1.0 | 29 | P1.0 | C4 | P1.0 | | 43 | P1.1 | 38 | P1.1 | 36 | P1.1 | 30 | P1.1 | C5 | P1.1 | | 44 | P1.2 | 39 | P1.2 | 37 | P1.2 | 31 | P1.2 | C6 | P1.2 | | 45 | P1.3 | 40 | P1.3 | 38 | P1.3 | 32 | P1.3 | D7 | P1.3 | | 46 | P1.4 | 41 | P1.4 | 39 | P1.4 | | | D4 | P1.4 | | 47 | P1.5 | 42 | P1.5 | | | | | D5 | P1.5 | | 48 | P1.6 | 43 | P1.6 | | | | | D6 | P1.6 | | 1 | P1.7/VREF | 44 | P1.7/VREF | 40 | P1.7/VREF | 1 | P1.7/VREF | E7 | P1.7/VREF | | | | 1 | VSSD | | | | | | | | 2 | P2.0 | 2 | P2.0 | 1 | P2.0 | 2 | P2.0 | | | | 3 | P2.1 | 3 | P2.1 | 2 | P2.1 | 3 | P2.1 | | | | 4 | P2.2 | 4 | P2.2 | 3 | P2.2 | 4 | P2.2 | D3 | P2.2 | | 5 | P2.3 | 5 | P2.3 | 4 | P2.3 | 5 | P2.3 | E4 | P2.3 | | 6 | P2.4 | 6 | P2.4 | 5 | P2.4 | | | E5 | P2.4 | | 7 | P2.5 | 7 | P2.5 | 6 | P2.5 | 6 | P2.5 | E6 | P2.5 | | 8 | P2.6 | 8 | P2.6 | 7 | P2.6 | 7 | P2.6 | E3 | P2.6 | | 9 | P2.7 | 9 | P2.7 | 8 | P2.7 | 8 | P2.7 | E2 | P2.7 | | 10 | VSSD | 10 | VSSD | 9 | VSSD | | | | | | 12 | P3.0 | 11 | P3.0 | 10 | P3.0 | 9 | P3.0 | E1 | P3.0 | | 13 | P3.1 | 12 | P3.1 | 11 | P3.1 | 10 | P3.1 | D2 | P3.1 | | 14 | P3.2 | 13 | P3.2 | 12 | P3.2 | 11 | P3.2 | D1 | P3.2 | | 16 | P3.3 | 14 | P3.3 | 13 | P3.3 | 12 | P3.3 | C1 | P3.3 | | | | | | | | | | | | Table 1. Pin List (continued) | 48-T | TQFP | 44-T | 44-TQFP | | QFN | 32-0 | QFN | 35-0 | CSP | |------|------|------|---------|-----|------|------|------|------|------| | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | | 17 | P3.4 | 15 | P3.4 | 14 | P3.4 | | | C2 | P3.4 | | 18 | P3.5 | 16 | P3.5 | 15 | P3.5 | | | | | | 19 | P3.6 | 17 | P3.6 | 16 | P3.6 | | | | | | 20 | P3.7 | 18 | P3.7 | 17 | P3.7 | | | | | | 21 | VDDD | 19 | VDDD | | | | | | | | 22 | P4.0 | 20 | P4.0 | 18 | P4.0 | 13 | P4.0 | B1 | P4.0 | | 23 | P4.1 | 21 | P4.1 | 19 | P4.1 | 14 | P4.1 | B2 | P4.1 | | 24 | P4.2 | 22 | P4.2 | 20 | P4.2 | 15 | P4.2 | A2 | P4.2 | | 25 | P4.3 | 23 | P4.3 | 21 | P4.3 | 16 | P4.3 | A1 | P4.3 | Note Pins 11, 15, 26, and 27 are No Connects (NC) on the 48-pin TQFP. # **Descriptions of the Power pins are as follows:** VDDD: Power supply for the digital section. VDDA: Power supply for the analog section. VSSD, VSSA: Ground pins for the digital and analog sections respectively. VCCD: Regulated digital supply (1.8 V ±5%) VDD: Power supply to all sections of the chip VSS: Ground for all sections of the chip ## **Alternate Pin Functions** Each Port pin has can be assigned to one of multiple functions; it can, for instance, be an analog I/O, a digital peripheral function, an LCD pin, or a CapSense pin. The pin assignments are shown in Table 2. **Table 2. Alternate Pin Functions** | Port/Pin | Analog | Smart I/O | Alternate Function 1 | Alternate Function 2 | Alternate Function 3 | Deep Sleep 1 | Deep Sleep 2 | |----------|---------------------------------------------|------------------|-----------------------|----------------------|----------------------|------------------|----------------------| | P0.0 | lpcomp.in_p[0] | | | | tcpwm.tr_in[0] | scb[2].i2c_scl:0 | scb[0].spi_select1:0 | | P0.1 | lpcomp.in_n[0] | | | | tcpwm.tr_in[1] | scb[2].i2c_sda:0 | scb[0].spi_select2:0 | | P0.2 | lpcomp.in_p[1] | | | | | | scb[0].spi_select3:0 | | P0.3 | lpcomp.in_n[1] | | | | | | scb[2].spi_select0 | | P0.4 | wco.wco_in | | | scb[1].uart_rx:0 | scb[2].uart_rx:0 | scb[1].i2c_scl:0 | scb[1].spi_mosi:1 | | P0.5 | wco.wco_out | | | scb[1].uart_tx:0 | scb[2].uart_tx:0 | scb[1].i2c_sda:0 | scb[1].spi_miso:1 | | P0.6 | | | srss.ext_clk | scb[1].uart_cts:0 | scb[2].uart_tx:1 | | scb[1].spi_clk:1 | | P0.7 | | | tcpwm.line[0]:2 | scb[1].uart_rts:0 | | | scb[1].spi_select0:1 | | P1.0 | ctb0_oa0+ | | tcpwm.line[2]:1 | scb[0].uart_rx:1 | | scb[0].i2c_scl:0 | scb[0].spi_mosi:1 | | P1.1 | ctb0_oa0- | | tcpwm.line_compl[2]:1 | scb[0].uart_tx:1 | | scb[0].i2c_sda:0 | scb[0].spi_miso:1 | | P1.2 | ctb0_oa0_out | | tcpwm.line[3]:1 | scb[0].uart_cts:1 | tcpwm.tr_in[2] | scb[2].i2c_scl:1 | scb[0].spi_clk:1 | | P1.3 | ctb0_oa1_out | | tcpwm.line_compl[3]:1 | scb[0].uart_rts:1 | tcpwm.tr_in[3] | scb[2].i2c_sda:1 | scb[0].spi_select0:1 | | P1.4 | ctb0_oa1- | | | | | | scb[0].spi_select1:1 | | P1.5 | ctb0_oa1+ | | | | | | scb[0].spi_select2:1 | | P1.6 | ctb0_oa0+ | | | | | | scb[0].spi_select3:1 | | P1.7 | ctb0_oa1+<br>sar_ext_vref0<br>sar_ext_vref1 | | | | | | scb[2].spi_clk | | P2.0 | sarmux[0] | Smartlo[0].io[0] | tcpwm.line[4]:0 | csd.comp | tcpwm.tr_in[4] | scb[1].i2c_scl:1 | scb[1].spi_mosi:2 | | P2.1 | sarmux[1] | Smartlo[0].io[1] | tcpwm.line_compl[4]:0 | | tcpwm.tr_in[5] | scb[1].i2c_sda:1 | scb[1].spi_miso:2 | | P2.2 | sarmux[2] | Smartlo[0].io[2] | | | | | scb[1].spi_clk:2 | | P2.3 | sarmux[3] | Smartlo[0].io[3] | | | | | scb[1].spi_select0:2 | | P2.4 | sarmux[4] | Smartlo[0].io[4] | tcpwm.line[0]:1 | | | | scb[1].spi_select1:1 | | P2.5 | sarmux[5] | Smartlo[0].io[5] | tcpwm.line_compl[0]:1 | | | | scb[1].spi_select2:1 | | P2.6 | sarmux[6] | Smartlo[0].io[6] | tcpwm.line[1]:1 | | | | scb[1].spi_select3:1 | | P2.7 | sarmux[7] | Smartlo[0].io[7] | tcpwm.line_compl[1]:1 | | | lpcomp.comp[0]:1 | scb[2].spi_mosi | | P3.0 | | Smartlo[1].io[0] | tcpwm.line[0]:0 | scb[1].uart_rx:1 | | scb[1].i2c_scl:2 | scb[1].spi_mosi:0 | Document Number: 002-00122 Rev. \*N Page 12 of 43 Table 2. Alternate Pin Functions (continued) | Port/Pin | Analog | Smart I/O | Alternate Function 1 | Alternate Function 2 | Alternate Function 3 | Deep Sleep 1 | Deep Sleep 2 | |----------|-----------------|------------------|-----------------------|----------------------|----------------------|------------------|----------------------| | P3.1 | | Smartlo[1].io[1] | tcpwm.line_compl[0]:0 | scb[1].uart_tx:1 | | scb[1].i2c_sda:2 | scb[1].spi_miso:0 | | P3.2 | | Smartlo[1].io[2] | tcpwm.line[1]:0 | scb[1].uart_cts:1 | | cpuss.swd_data | scb[1].spi_clk:0 | | P3.3 | | Smartlo[1].io[3] | tcpwm.line_compl[1]:0 | scb[1].uart_rts:1 | | cpuss.swd_clk | scb[1].spi_select0:0 | | P3.4 | | Smartlo[1].io[4] | tcpwm.line[2]:0 | | tcpwm.tr_in[6] | | scb[1].spi_select1:0 | | P3.5 | | Smartlo[1].io[5] | tcpwm.line_compl[2]:0 | | | | scb[1].spi_select2:0 | | P3.6 | | Smartlo[1].io[6] | tcpwm.line[3]:0 | | | | scb[1].spi_select3:0 | | P3.7 | | Smartlo[1].io[7] | tcpwm.line_compl[3]:0 | | | lpcomp.comp[1]:1 | scb[2].spi_miso | | P4.0 | csd.vref_ext | | | scb[0].uart_rx:0 | | scb[0].i2c_scl:1 | scb[0].spi_mosi:0 | | P4.1 | csd.cshieldpads | | | scb[0].uart_tx:0 | | scb[0].i2c_sda:1 | scb[0].spi_miso:0 | | P4.2 | csd.cmodpad | | | scb[0].uart_cts:0 | | lpcomp.comp[0]:0 | scb[0].spi_clk:0 | | P4.3 | csd.csh_tank | | | scb[0].uart_rts:0 | | lpcomp.comp[1]:0 | scb[0].spi_select0:0 | | | | | | | | | | Document Number: 002-00122 Rev. \*N Page 13 of 43 #### **Power** The following power system diagram shows the set of power supply pins as implemented for the PSoC 4100S. The system has one regulator in Active mode for the digital circuitry. There is no analog regulator; the analog circuits run directly from the $V_{DD}$ input. Figure 6. Power Supply Connections There are two distinct modes of operation. In Mode 1, the supply voltage range is 1.8 V to 5.5 V (unregulated externally; internal regulator operational). In Mode 2, the supply range is $1.8 \text{ V} \pm 5\%$ (externally regulated; 1.71 to 1.89, internal regulator bypassed). ## Mode 1: 1.8 V to 5.5 V External Supply In this mode, the PSoC 4100S is powered by an external power supply that can be anywhere in the range of 1.8 to 5.5 V. This range is also designed for battery-powered operation. For example, the chip can be powered from a battery system that starts at 3.5 V and works down to 1.8 V. In this mode, the internal regulator of the PSoC 4100S supplies the internal logic and its output is connected to the $V_{CCD}$ pin. The VCCD pin must be bypassed to ground via an external capacitor (0.1 $\mu$ F; X5R ceramic or better) and must not be connected to anything else. ## Mode 2: 1.8 V ±5% External Supply In this mode, the PSoC 4100S is powered by an external power supply that must be within the range of 1.71 to 1.89 V; note that this range needs to include the power supply ripple too. In this mode, the VDD and VCCD pins are shorted together and bypassed. The internal regulator can be disabled in the firmware. Bypass capacitors must be used from VDDD to ground. The typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu$ F range, in parallel with a smaller capacitor (0.1 $\mu$ F, for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing. Figure 7 shows an example of a bypass scheme. Figure 7. External Supply Range from 1.8 V to 5.5 V with Internal Regulator Active Power supply bypass connections example # **Electrical Specifications** # **Absolute Maximum Ratings** # Table 3. Absolute Maximum Ratings<sup>[1]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------------------------|--------------------------------------------------------------------------------------------------------------------|------|-----|----------------------|------|--------------------------| | SID1 | V <sub>DDD_ABS</sub> | Digital supply relative to V <sub>SS</sub> | -0.5 | _ | 6 | | - | | SID2 | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to V <sub>SS</sub> | -0.5 | - | 1.95 | V | - | | SID3 | V <sub>GPIO_ABS</sub> | GPIO voltage | -0.5 | _ | V <sub>DD</sub> +0.5 | | - | | SID4 | I <sub>GPIO_ABS</sub> | Maximum current per GPIO | -25 | _ | 25 | | - | | SID5 | I <sub>GPIO_injection</sub> | GPIO injection current, Max for V <sub>IH</sub> > V <sub>DDD</sub> , and Min for V <sub>IL</sub> < V <sub>SS</sub> | -0.5 | - | 0.5 | mA | Current injected per pin | | BID44 | ESD_HBM | Electrostatic discharge human body model | 2200 | - | - | V | - | | BID45 | ESD_CDM | Electrostatic discharge charged device model | 500 | - | _ | V | - | | BID46 | LU | Pin current for latch-up | -140 | - | 140 | mA | _ | # **Device Level Specifications** All specifications are valid for –40 °C $\leq$ T<sub>A</sub> $\leq$ 105 °C and T<sub>J</sub> $\leq$ 125 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. #### Table 4. DC Specifications Typical values measured at $V_{DD}$ = 3.3 V and 25 °C. | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | | | |----------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-----|------|------|------------------------------------|--|--| | SID53 | V <sub>DD</sub> | Power supply input voltage | 1.8 | _ | 5.5 | | Internally regulated supply | | | | SID255 | V <sub>DD</sub> | Power supply input voltage (V <sub>CCD</sub> = V <sub>DDD</sub> = V <sub>DDA</sub> ) | 1.71 | _ | 1.89 | V | Internally unregulated supply | | | | SID54 | V <sub>CCD</sub> | Output voltage (for core logic) | _ | 1.8 | - | | _ | | | | SID55 | C <sub>EFC</sub> | External regulator voltage bypass | _ | 0.1 | - | μF | X5R ceramic or better | | | | SID56 | C <sub>EXC</sub> | Power supply bypass capacitor | _ | 1 | _ | μг | ASK ceramic or better | | | | Active M | Active Mode, V <sub>DD</sub> = 1.8 V to 5.5 V. Typical values measured at VDD = 3.3 V and 25 °C. | | | | | | | | | | SID10 | I <sub>DD5</sub> | Execute from flash; CPU at 6 MHz | _ | 1.8 | 2.7 | | Max is at 85 °C and 5.5 V | | | | SID16 | I <sub>DD8</sub> | Execute from flash; CPU at 24 MHz | _ | 3.0 | 4.75 | mA | | | | | SID19 | I <sub>DD11</sub> | Execute from flash; CPU at 48 MHz | _ | 5.4 | 6.85 | | | | | | Sleep Mo | ode, VDDD = 1.8 | V to 5.5 V (Regulator on) | | | | | | | | | SID22 | IDD17 | I <sup>2</sup> C wakeup WDT, and Comparators on | - | 1.7 | 2.2 | A | 6 MHZ. Max is at 85 °C and 5.5 V. | | | | SID25 | IDD20 | I <sup>2</sup> C wakeup, WDT, and Comparators on. | - | 2.2 | 2.5 | mA | 12 MHZ. Max is at 85 °C and 5.5 V. | | | | Sleep Mo | ode, V <sub>DDD</sub> = 1.71 | V to 1.89 V (Regulator bypassed) | | | I | | 1 | | | #### Note Document Number: 002-00122 Rev. \*N Page 15 of 43 Usage above the absolute maximum conditions listed in Table 3 may cause permanent damage to the device. Exposure to Absolute Maximum conditions for extended periods of time may affect device reliability. The Maximum Storage Temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below Absolute Maximum conditions but above normal operating conditions, the device may not operate to specification. # Table 4. DC Specifications (continued) Typical values measured at $V_{DD}$ = 3.3 V and 25 °C. | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | | | | |----------|------------------------------------------------------------------|---------------------------------------------------|---------|-----|-----|------|------------------------------------|--|--|--| | SID28 | IDD23 | I <sup>2</sup> C wakeup, WDT, and Comparators on | _ | 0.7 | 0.9 | mA | 6 MHZ. Max is at 85 °C and 5.5 V. | | | | | SID28A | IDD23A | I <sup>2</sup> C wakeup, WDT, and Comparators on | _ | 1 | 1.2 | IIIA | 12 MHZ. Max is at 85 °C and 5.5 V. | | | | | Deep Sle | Deep Sleep Mode, V <sub>DD</sub> = 1.8 V to 3.6 V (Regulator on) | | | | | | | | | | | SID31 | I <sub>DD26</sub> | I <sup>2</sup> C wakeup and WDT on | _ | 2.5 | 60 | μД | Max is at 3.6 V and 85 °C. | | | | | Deep Sle | eep Mode, V <sub>DD</sub> = | 3.6 V to 5.5 V (Regulator on) | | | | | | | | | | SID34 | I <sub>DD29</sub> | I <sup>2</sup> C wakeup and WDT on | _ | 2.5 | 60 | μД | Max is at 5.5 V and 85 °C. | | | | | Deep Sle | eep Mode, V <sub>DD</sub> = | V <sub>CCD</sub> = 1.71 V to 1.89 V (Regulator by | passed) | | | | | | | | | SID37 | I <sub>DD32</sub> | I <sup>2</sup> C wakeup and WDT on | _ | 2.5 | 65 | μД | Max is at 1.89 V and 85 °C. | | | | | XRES C | (RES Current | | | | | | | | | | | SID307 | I <sub>DD_XR</sub> | Supply current while XRES asserted | _ | 2 | 5 | mA | - | | | | # Table 5. AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |----------------------|------------------------|-----------------------------|-----|-----|-----|------|-----------------------------| | SID48 | F <sub>CPU</sub> | CPU frequency | DC | 1 | 48 | MHz | $1.71 \leq V_{DD} \leq 5.5$ | | SID49 <sup>[2]</sup> | T <sub>SLEEP</sub> | Wakeup from Sleep mode | - | 0 | _ | ПС | _ | | SID50 <sup>[2]</sup> | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode | _ | 35 | _ | μs | _ | Note 2. Guaranteed by characterization. **GPIO** # Table 6. GPIO DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-----------------------|--------------------------------|-----------------------------------------------------|-------------------------|-----|----------------------|------|--------------------------------------------------| | SID57 | V <sub>IH</sub> <sup>[3]</sup> | Input voltage high threshold | $0.7 \times V_{DDD}$ | ı | _ | | | | SID58 | V <sub>IL</sub> | Input voltage low threshold | - | - | $0.3 \times V_{DDD}$ | | CMOS Input | | SID241 | V <sub>IH</sub> <sup>[3]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V | $0.7 \times V_{DDD}$ | ı | _ | | _ | | SID242 | V <sub>IL</sub> | LVTTL input, V <sub>DDD</sub> < 2.7 V | _ | - | $0.3 \times V_{DDD}$ | | _ | | SID243 | V <sub>IH</sub> <sup>[3]</sup> | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V | 2.0 | _ | _ | V | - | | SID244 | $V_{IL}$ | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V | - | _ | 0.8 | | - | | SID59 | $V_{OH}$ | Output voltage high level | V <sub>DDD</sub> -0.6 | _ | _ | | $I_{OH}$ = 4 mA, $V_{DDD} \ge 3 \text{ V}$ | | SID60 | $V_{OH}$ | Output voltage high level | V <sub>DDD</sub> -0.5 | _ | _ | | I <sub>OH</sub> = 1 mA at 1.8 V V <sub>DDD</sub> | | SID61 | $V_{OL}$ | Output voltage low level | _ | - | 0.6 | | I <sub>OL</sub> = 4 mA at 1.8 V V <sub>DDD</sub> | | SID62 | V <sub>OL</sub> | Output voltage low level | _ | - | 0.6 | | $I_{OL}$ = 10 mA, $V_{DDD} \ge 3 \text{ V}$ | | SID62A | V <sub>OL</sub> | Output voltage low level | _ | - | 0.4 | | $I_{OL}$ = 3 mA, $V_{DDD} \ge 3 \text{ V}$ | | SID63 | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | - | | SID64 | R <sub>PULLDOWN</sub> | Pull-down resistor | 3.5 | 5.6 | 8.5 | K22 | - | | SID65 | I <sub>IL</sub> | Input leakage current (absolute value) | _ | - | 2 | nA | 25 °C, V <sub>DDD</sub> = 3.0 V | | SID66 | C <sub>IN</sub> | Input capacitance | _ | - | 7 | pF | - | | SID67 <sup>[4]</sup> | V <sub>HYSTTL</sub> | Input hysteresis LVTTL | 25 | 40 | _ | | $V_{DDD} \ge 2.7 \text{ V}$ | | SID68 <sup>[4]</sup> | V <sub>HYSCMOS</sub> | Input hysteresis CMOS | 0.05 × V <sub>DDD</sub> | - | _ | mV | V <sub>DD</sub> < 4.5 V | | SID68A <sup>[4]</sup> | V <sub>HYSCMOS5V5</sub> | Input hysteresis CMOS | 200 | - | _ | | V <sub>DD</sub> < 4.5 V | | SID69 <sup>[4]</sup> | I <sub>DIODE</sub> | Current through protection diode to $V_{DD}/V_{SS}$ | _ | - | 100 | μА | - | | SID69A <sup>[4]</sup> | I <sub>TOT_GPIO</sub> | Maximum total source or sink chip current | _ | _ | 200 | mA | - | V<sub>IH</sub> must not exceed V<sub>DDD</sub> + 0.2 V. Guaranteed by characterization. # Table 7. GPIO AC Specifications (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|----------------------|--------------------------------------------------------------------------------|-----|-----|------|------|-----------------------------------------| | SID70 | T <sub>RISEF</sub> | Rise time in fast strong mode | 2 | _ | 12 | ns | | | SID71 | T <sub>FALLF</sub> | Fall time in fast strong mode | 2 | _ | 12 | | 3.3 V V <sub>DDD</sub> , | | SID72 | T <sub>RISES</sub> | Rise time in slow strong mode | 10 | _ | 60 | _ | Cload = 25 pF | | SID73 | T <sub>FALLS</sub> | Fall time in slow strong mode | 10 | _ | 60 | _ | | | SID74 | F <sub>GPIOUT1</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DDD} \le 5.5 V$ Fast strong mode | _ | - | 33 | | | | SID75 | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.71 V≤ V <sub>DDD</sub> ≤ 3.3 V<br>Fast strong mode | _ | _ | 16.7 | | 90/10%, 25 pF load,<br>60/40 duty cycle | | SID76 | F <sub>GPIOUT3</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DDD} \le 5.5 V$ Slow strong mode | _ | _ | 7 | MHz | | | SID245 | F <sub>GPIOUT4</sub> | GPIO $F_{OUT}$ ; 1.71 $V \le V_{DDD} \le 3.3 \text{ V}$ Slow strong mode. | _ | _ | 3.5 | - | | | SID246 | F <sub>GPIOIN</sub> | GPIO input operating frequency;<br>1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V | _ | _ | 48 | | 90/10% V <sub>IO</sub> | #### **XRES** # Table 8. XRES DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |----------------------|----------------------|-----------------------------------------------------|----------------------|-----|----------------------|------|-------------------------------------------------------------| | SID77 | V <sub>IH</sub> | Input voltage high threshold | $0.7 \times V_{DDD}$ | _ | _ | V | CMOS Input | | SID78 | V <sub>IL</sub> | Input voltage low threshold | _ | _ | $0.3 \times V_{DDD}$ | V | CiviO3 iriput | | SID79 | R <sub>PULLUP</sub> | Pull-up resistor | _ | 60 | _ | kΩ | - | | SID80 | C <sub>IN</sub> | Input capacitance | _ | _ | 7 | pF | - | | SID81 <sup>[5]</sup> | V <sub>HYSXRES</sub> | Input voltage hysteresis | - | 100 | - | mV | Typical hysteresis is<br>200 mV for V <sub>DD</sub> > 4.5 V | | SID82 | I <sub>DIODE</sub> | Current through protection diode to $V_{DD}/V_{SS}$ | _ | - | 100 | μΑ | _ | # Table 9. XRES AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-----------------------|-------------------------|---------------------------------|-----|-----|-----|------|--------------------| | SID83 <sup>[5]</sup> | T <sub>RESETWIDTH</sub> | Reset pulse width | 1 | _ | _ | μs | _ | | BID194 <sup>[5]</sup> | T <sub>RESETWAKE</sub> | Wake-up time from reset release | ı | _ | 2.7 | ms | _ | Note 5. Guaranteed by characterization. # **Analog Peripherals** # Table 10. CTBm Opamp Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-----------|--------------------------|----------------------------------------------------------|-------|----------|-----------------------|------|-------------------------------------------------------| | | I <sub>DD</sub> | Opamp block current, External load | | | | | 1 | | SID269 | I <sub>DD_HI</sub> | power = hi | _ | 1100 | 1850 | | - | | SID270 | I <sub>DD_MED</sub> | power = med | _ | 550 | 950 | μΑ | _ | | SID271 | I <sub>DD_LOW</sub> | power = Io | _ | 150 | 350 | | _ | | | G <sub>BW</sub> | Load = 20 pF, 0.1 mA<br>V <sub>DDA</sub> = 2.7 V | | | | | | | SID272 | G <sub>BW_HI</sub> | power = hi | 6 | _ | _ | | l | | SID273 | G <sub>BW_MED</sub> | power = med | 3 | _ | _ | MHz | Input and output are 0.2 V to V <sub>DDA</sub> -0.2 V | | SID274 | G <sub>BW_LO</sub> | power = lo | _ | 1 | _ | | - DDA | | | I <sub>OUT_MAX</sub> | $V_{DDA}$ = 2.7 V, 500 mV from rail | | | | | | | SID275 | I <sub>OUT_MAX_HI</sub> | power = hi | 10 | _ | _ | | 0.4 | | SID276 | I <sub>OUT_MAX_MID</sub> | power = mid | 10 | _ | _ | mA | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V | | SID277 | I <sub>OUT_MAX_LO</sub> | power = lo | _ | 5 | _ | | DDA | | | $I_{OUT}$ | V <sub>DDA</sub> = 1.71 V, 500 mV from rail | | | | | | | SID278 | I <sub>OUT_MAX_HI</sub> | power = hi | 4 | _ | _ | | 0 1 1: 0 5 1 | | SID279 | I <sub>OUT_MAX_MID</sub> | power = mid | 4 | _ | _ | mA | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V | | SID280 | I <sub>OUT_MAX_LO</sub> | power = lo | _ | 2 | _ | | DDA | | | I <sub>DD_Int</sub> | Opamp block current Internal Load | | | | | | | SID269_I | I <sub>DD_HI_Int</sub> | power = hi | _ | 1500 | 1700 | | _ | | SID270_I | I <sub>DD_MED_Int</sub> | power = med | _ | 700 | 900 | μΑ | _ | | SID271 I | $I_{DD\_LOW\_Int}$ | power = lo | _ | _ | _ | | _ | | SIDZI I_I | G <sub>BW</sub> | $V_{DDA} = 2.7 V$ | _ | _ | _ | | _ | | SID272_I | G <sub>BW_HI_Int</sub> | power = hi | 8 | _ | _ | MHz | Output is 0.25 V to V <sub>DDA</sub> -0.25 V | | | | General opamp specs for both internal and external modes | | | | | | | SID281 | V <sub>IN</sub> | Charge-pump on, V <sub>DDA</sub> = 2.7 V | -0.05 | _ | V <sub>DDA</sub> -0.2 | | _ | | SID282 | V <sub>CM</sub> | Charge-pump on, V <sub>DDA</sub> = 2.7 V | -0.05 | _ | V <sub>DDA</sub> -0.2 | V | _ | | | V <sub>OUT</sub> | V <sub>DDA</sub> = 2.7 V | | <u>I</u> | <u> </u> | | | | SID283 | V <sub>OUT_1</sub> | power = hi, lload = 10 mA | 0.5 | _ | V <sub>DDA</sub> -0.5 | | _ | | SID284 | V <sub>OUT_2</sub> | power = hi, Iload = 1 mA | 0.2 | _ | V <sub>DDA</sub> -0.2 | ,,, | - | | SID285 | V <sub>OUT_3</sub> | power = med, Iload = 1 mA | 0.2 | _ | V <sub>DDA</sub> -0.2 | V | _ | | SID286 | V <sub>OUT_4</sub> | power = Io, Iload = 0.1 mA | 0.2 | _ | V <sub>DDA</sub> -0.2 | | _ | Table 10. CTBm Opamp Specifications (continued) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------------------|-----------------------------------------------------------------|------|------|-----|---------|-----------------------------------------------------------------------------------------------| | SID288 | V <sub>OS_TR</sub> | Offset voltage, trimmed | -1.0 | ±0.5 | 1.0 | | High mode, input 0 V to V <sub>DDA</sub> -0.2 V | | SID288A | V <sub>OS_TR</sub> | Offset voltage, trimmed | - | ±1 | _ | mV | Medium mode, input<br>0 V to V <sub>DDA</sub> -0.2 V | | SID288B | V <sub>OS_TR</sub> | Offset voltage, trimmed | - | ±2 | - | | Low mode, input 0 V to V <sub>DDA</sub> -0.2 V | | SID290 | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | -10 | ±3 | 10 | | High mode | | SID290A | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | - | ±10 | _ | μV/°C | Medium mode | | SID290B | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | - | ±10 | _ | | Low mode | | SID291 | CMRR | DC | 70 | 80 | - | | Input is 0 V to<br>V <sub>DDA</sub> -0.2 V, Output is<br>0.2 V to V <sub>DDA</sub> -0.2 V | | SID292 | PSRR | At 1 kHz, 10-mV ripple | 70 | 85 | _ | dB | V <sub>DDD</sub> = 3.6 V,<br>high-power mode,<br>input is 0.2 V to<br>V <sub>DDA</sub> -0.2 V | | | Noise | | | | | 1 | | | SID294 | VN2 | Input-referred, 1 kHz, power = hi | _ | 72 | _ | | | | SID295 | VN3 | Input-referred, 10 kHz,<br>power = hi | - | 28 | - | nV/rtHz | Input and output are at 0.2 V to V <sub>DDA</sub> -0.2 V | | SID296 | VN4 | Input-referred, 100 kHz, power = hi | - | 15 | ı | | | | SID297 | C <sub>LOAD</sub> | Stable up to max. load.<br>Performance specs at 50 pF. | - | _ | 125 | pF | _ | | SID298 | SLEW_RATE | Cload = 50 pF, Power = High,<br>V <sub>DDA</sub> = 2.7 V | 6 | _ | _ | V/µs | _ | | SID299 | T_OP_WAKE | From disable to enable, no external RC dominating | _ | _ | 25 | μs | - | | SID299A | OL_GAIN | Open Loop Gain | - | 90 | I | dB | _ | | | COMP_MODE | Comparator mode; 50 mV drive, $T_{rise}$ = $T_{fall}$ (approx.) | | | | | | | SID300 | TPD1 | Response time; power = hi | - | 150 | _ | | 1 0.0 | | SID301 | TPD2 | Response time; power = med | - | 500 | _ | ns | Input is 0.2 V to V <sub>DDA</sub> -0.2 V | | SID302 | TPD3 | Response time; power = lo | - | 2500 | _ | | - DDA V.— V | | SID303 | VHYST_OP | Hysteresis | - | 10 | - | mV | _ | | SID304 | WUP_CTB | Wake-up time from Enabled to Usable | _ | _ | 25 | μs | _ | | | Deep Sleep<br>Mode | Mode 2 is lowest current range.<br>Mode 1 has higher GBW. | | | | | | Table 10. CTBm Opamp Specifications (continued) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-----------|-------------------------|------------------------|-----|------|-----|--------|--------------------------------------------| | SID_DS_1 | I <sub>DD_HI_M1</sub> | Mode 1, High current | _ | 1400 | - | | | | SID_DS_2 | I <sub>DD_MED_M1</sub> | Mode 1, Medium current | _ | 700 | 1 | | | | SID_DS_3 | I <sub>DD_LOW_M1</sub> | Mode 1, Low current | _ | 200 | 1 | | 25 °C | | SID_DS_4 | I <sub>DD_HI_M2</sub> | Mode 2, High current | _ | 120 | ı | μA | 25 C | | SID_DS_5 | I <sub>DD_MED_M2</sub> | Mode 2, Medium current | _ | 60 | 1 | | | | SID_DS_6 | I <sub>DD_LOW_M2</sub> | Mode 2, Low current | _ | 15 | 1 | | | | SID_DS_7 | G <sub>BW_HI_M1</sub> | Mode 1, High current | _ | 4 | - | | | | SID_DS_8 | G <sub>BW_MED_M1</sub> | Mode 1, Medium current | _ | 2 | - | | | | SID_DS_9 | G <sub>BW_LOW_M1</sub> | Mode 1, Low current | _ | 0.5 | 1 | MHz | 20-pF load, no DC load 0.2 V to | | SID_DS_10 | G <sub>BW_HI_M2</sub> | Mode 2, High current | _ | 0.5 | 1 | IVITIZ | V <sub>DDA</sub> -0.2 V | | SID_DS_11 | G <sub>BW_MED_M2</sub> | Mode 2, Medium current | _ | 0.2 | - | | | | SID_DS_12 | G <sub>BW_Low_M2</sub> | Mode 2, Low current | _ | 0.1 | - | | | | SID_DS_13 | V <sub>OS_HI_M1</sub> | Mode 1, High current | _ | 5 | - | | | | SID_DS_14 | V <sub>OS_MED_M1</sub> | Mode 1, Medium current | _ | 5 | - | | | | SID_DS_15 | V <sub>OS_LOW_M1</sub> | Mode 1, Low current | _ | 5 | - | mV | With trim 25 °C, 0.2 V | | SID_DS_16 | V <sub>OS_HI_M2</sub> | Mode 2, High current | _ | 5 | - | IIIV | to V <sub>DDA</sub> -0.2 V | | SID_DS_17 | V <sub>OS_MED_M2</sub> | Mode 2, Medium current | _ | 5 | - | | | | SID_DS_18 | V <sub>OS_LOW_M2</sub> | Mode 2, Low current | _ | 5 | 1 | | | | SID_DS_19 | I <sub>OUT_HI_M1</sub> | Mode 1, High current | _ | 10 | 1 | | 0 1 1 0 5 1 1 | | SID_DS_20 | I <sub>OUT_MED_M1</sub> | Mode 1, Medium current | _ | 10 | 1 | | Output is 0.5 V to V <sub>DDA</sub> -0.5 V | | SID_DS_21 | I <sub>OUT_LOW_M1</sub> | Mode 1, Low current | _ | 4 | 1 | A | - DDA | | SID_DS_22 | I <sub>OUT_HI_M2</sub> | Mode 2, High current | _ | 1 | ı | mA | _ | | SID_DS_23 | I <sub>OUT_MED_M2</sub> | Mode 2, Medium current | _ | 1 | 1 | | _ | | SID_DS_24 | I <sub>OUT_LOW_M2</sub> | Mode 2, Low current | _ | 0.5 | - | | | **Table 11. Comparator DC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|----------------------|---------------------------------------------------|-----|-----|------------------------|------|------------------------------------| | SID84 | V <sub>OFFSET1</sub> | Input offset voltage, Factory trim | _ | _ | ±10 | | - | | SID85 | V <sub>OFFSET2</sub> | Input offset voltage, Custom trim | _ | _ | ±4 | mV | - | | SID86 | V <sub>HYST</sub> | Hysteresis when enabled | ı | 10 | 35 | | _ | | SID87 | V <sub>ICM1</sub> | Input common mode voltage in normal mode | 0 | - | V <sub>DDD</sub> -0.1 | | Modes 1 and 2 | | SID247 | V <sub>ICM2</sub> | Input common mode voltage in low power mode | 0 | - | V <sub>DDD</sub> | V | - | | SID247A | V <sub>ICM3</sub> | Input common mode voltage in ultra low power mode | 0 | _ | V <sub>DDD</sub> -1.15 | | V <sub>DDD</sub> ≥ 2.2 V at –40 °C | | SID88 | C <sub>MRR</sub> | Common mode rejection ratio | 50 | - | - | dB | V > 2.7V | | SID88A | C <sub>MRR</sub> | Common mode rejection ratio | 42 | - | - | uD | V <sub>DDD</sub> ≥ 2.7V | Document Number: 002-00122 Rev. \*N Page 21 of 43 Table 11. Comparator DC Specifications (continued) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-------------------|---------------------------------------|-----|-----|-----|------|------------------------------------| | SID89 | I <sub>CMP1</sub> | Block current, normal mode | _ | _ | 400 | | _ | | SID248 | I <sub>CMP2</sub> | Block current, low power mode | _ | _ | 100 | uА | _ | | SID259 | I <sub>CMP3</sub> | Block current in ultra low-power mode | _ | _ | 6 | | V <sub>DDD</sub> ≥ 2.2 V at –40 °C | | SID90 | Z <sub>CMP</sub> | DC Input impedance of comparator | 35 | - | - | МΩ | - | # Table 12. Comparator AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------|-------------------------------------------------------|-----|-----|-----|------|------------------------------------| | SID91 | TRESP1 | Response time, normal mode, 50 mV overdrive | - | 38 | 110 | ne | _ | | SID258 | TRESP2 | Response time, low power mode, 50 mV overdrive | - | 70 | 200 | ns | _ | | SID92 | TRESP3 | Response time, ultra-low power mode, 200 mV overdrive | - | 2.3 | 15 | μs | V <sub>DDD</sub> ≥ 2.2 V at –40 °C | # **Table 13. Temperature Sensor Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------|-----------------------------|------------|-----|-----|------|--------------------| | SID93 | TSENSACC | Temperature sensor accuracy | <b>-</b> 5 | ±1 | 5 | °C | –40 to +85 °C | # Table 14. SAR Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-----------|------------------|-------------------------------------|-----------------|-----|-----------|------|---------------------------------| | SAR ADC D | C Specifications | | | | | | | | SID94 | A_RES | Resolution | _ | _ | 12 | bits | _ | | SID95 | A_CHNLS_S | Number of channels - single ended | _ | - | 16 | | - | | SID96 | A-CHNKS_D | Number of channels - differential | _ | - | 4 | | Diff inputs use neighboring I/O | | SID97 | A-MONO | Monotonicity | _ | _ | - | | Yes | | SID98 | A_GAINERR | Gain error | _ | _ | ±0.1 | % | With external reference. | | SID99 | A_OFFSET | Input offset voltage | - | - | 2 | mV | Measured with 1-V reference | | SID100 | A_ISAR | Current consumption | _ | _ | 1 | mA | - | | SID101 | A_VINS | Input voltage range - single ended | V <sub>SS</sub> | - | $V_{DDA}$ | V | - | | SID102 | A_VIND | Input voltage range - differential[ | V <sub>SS</sub> | _ | $V_{DDA}$ | | _ | | SID103 | A_INRES | Input resistance | _ | _ | 2.2 | kΩ | - | | SID104 | A_INCAP | Input capacitance | _ | _ | 10 | pF | - | | SID260 | VREFSAR | Trimmed internal reference to SAR | 1.188 | 1.2 | 1.212 | V | - | | SAR ADC A | C Specifications | | | • | • | • | | | SID106 | A_PSRR | Power supply rejection ratio | 70 | _ | - | dB | _ | | SID107 | A_CMRR | Common mode rejection ratio | 66 | _ | - | 1 UD | Measured at 1 V | Document Number: 002-00122 Rev. \*N Page 22 of 43 Table 14. SAR Specifications (continued) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|------------|----------------------------------------------------------------------|------|-----|----------|------|--------------------------------------------| | SID108 | A_SAMP | Sample rate | - | - | 1 | Msps | _ | | SID109 | A_SNR | Signal-to-noise and distortion ratio (SINAD) | 65 | _ | - | dB | F <sub>IN</sub> = 10 kHz | | SID110 | A_BW | Input bandwidth without aliasing | - | - | A_samp/2 | kHz | _ | | SID111 | A_INL | Integral non linearity. V <sub>DD</sub> = 1.71 to 5.5, 1 Msps | -1.7 | - | 2 | | V <sub>REF</sub> = 1 to V <sub>DD</sub> | | SID111A | A_INL | Integral non linearity. V <sub>DDD</sub> = 1.71 to 3.6, 1 Msps | -1.5 | - | 1.7 | | V <sub>REF</sub> = 1.71 to V <sub>DD</sub> | | SID111B | A_INL | Integral non linearity. V <sub>DD</sub> = 1.71 to 5.5, 500 ksps | -1.5 | _ | 1.7 | LSB | V <sub>REF</sub> = 1 to V <sub>DD</sub> | | SID112 | A_DNL | Differential non linearity.<br>V <sub>DD</sub> = 1.71 to 5.5, 1 Msps | -1 | _ | 2.2 | LOD | V <sub>REF</sub> = 1 to V <sub>DD</sub> | | SID112A | A_DNL | Differential non linearity. V <sub>DD</sub> = 1.71 to 3.6, 1 Msps | -1 | _ | 2 | | $V_{REF}$ = 1.71 to $V_{DD}$ | | SID112B | A_DNL | Differential non linearity. V <sub>DD</sub> = 1.71 to 5.5, 500 ksps | -1 | - | 2.2 | | V <sub>REF</sub> = 1 to V <sub>DD</sub> | | SID113 | A_THD | Total harmonic distortion | _ | _ | -65 | dB | Fin = 10 kHz | | SID261 | FSARINTREF | SAR operating speed without external ref. bypass | _ | _ | 100 | ksps | 12-bit resolution | # CSD Table 15. CSD and IDAC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-------------|------------------|---------------------------------------------------|------|-----|------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------| | SYS.PER#3 | VDD_RIPPLE | Max allowed ripple on power supply, DC to 10 MHz | - | - | ±50 | | $V_{DD} > 2 V$ (with ripple),<br>25 °C T <sub>A</sub> ,<br>Sensitivity = 0.1 pF | | SYS.PER#16 | VDD_RIPPLE_1.8 | Max allowed ripple on power supply, DC to 10 MHz | - | _ | ±25 | mV | $V_{DD}$ > 1.75V (with ripple),<br>25 °C T <sub>A</sub> ,<br>Parasitic Capacitance (C <sub>P</sub> )<br>< 20 pF,<br>Sensitivity ≥ 0.4 pF | | SID.CSD.BLK | ICSD | Maximum block current | 1 | - | 4000 | μΑ | Maximum block current for both IDACs in dynamic (switching) mode including comparators, buffer, and reference generator. | | SID.CSD#15 | V <sub>REF</sub> | Voltage reference for CSD and Comparator | 0.6 | 1.2 | V <sub>DDA</sub> - 0.6 | V | V <sub>DDA</sub> – 0.6 or 4.4,<br>whichever is lower | | SID.CSD#15A | VREF_EXT | External Voltage reference for CSD and Comparator | 0.6 | | V <sub>DDA</sub> - 0.6 | V | V <sub>DDA</sub> – 0.6 or 4.4,<br>whichever is lower | | SID.CSD#16 | IDAC1IDD | IDAC1 (7-bits) block current | - | - | 1750 | ۸ | _ | | SID.CSD#17 | IDAC2IDD | IDAC2 (7-bits) block current | - | _ | 1750 | μA | _ | | SID308 | VCSD | Voltage range of operation | 1.71 | - | 5.5 | | 1.8 V ±5% or 1.8 V to 5.5 V | | SID308A | VCOMPIDAC | Voltage compliance range of IDAC | 0.6 | _ | V <sub>DDA</sub> -0.6 | V | V <sub>DDA</sub> – 0.6 or 4.4,<br>whichever is lower | Table 15. CSD and IDAC Specifications (continued) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|------------|--------------------------------------------------------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------| | SID309 | IDAC1DNL | DNL | -1 | _ | 1 | | _ | | SID310 | IDAC1INL | INL | -2 | _ | 2 | - LSB | INL is ±5.5 LSB for V <sub>DDA</sub> < 2 V | | SID311 | IDAC2DNL | DNL | -1 | _ | 1 | | _ | | SID312 | IDAC2INL | INL | -2 | _ | 2 | | INL is ±5.5 LSB for V <sub>DDA</sub> < 2 V | | SID313 | SNR | Ratio of counts of finger to noise. Guaranteed by characterization | 5 | - | _ | Ratio | Capacitance range of 5 to 35 pF, 0.1-pF sensitivity. All use cases. V <sub>DDA</sub> > 2 V. | | SID314 | IDAC1CRT1 | Output current of IDAC1 (7 bits) in low range | 4.2 | - | 5.4 | | LSB = 37.5-nA typ. | | SID314A | IDAC1CRT2 | Output current of IDAC1 (7 bits) in medium range | 34 | _ | 41 | μA | LSB = 300-nA typ. | | SID314B | IDAC1CRT3 | Output current of IDAC1 (7 bits) in high range | 275 | - | 330 | | LSB = 2.4-µA typ. | | SID314C | IDAC1CRT12 | Output current of IDAC1 (7 bits) in low range, 2X mode | 8 | _ | 10.5 | | LSB = 75-nA typ. | | SID314D | IDAC1CRT22 | Output current of IDAC1(7 bits) in medium range, 2X mode | 69 | - | 82 | | LSB = 600-nA typ. | | SID314E | IDAC1CRT32 | Output current of IDAC1(7 bits) in high range, 2X mode | 540 | _ | 660 | | LSB = 4.8-µA typ. | | SID315 | IDAC2CRT1 | Output current of IDAC2 (7 bits) in low range | 4.2 | - | 5.4 | | LSB = 37.5-nA typ. | | SID315A | IDAC2CRT2 | Output current of IDAC2 (7 bits) in medium range | 34 | _ | 41 | | LSB = 300-nA typ. | | SID315B | IDAC2CRT3 | Output current of IDAC2 (7 bits) in high range | 275 | - | 330 | μA | LSB = 2.4-µA typ. | | SID315C | IDAC2CRT12 | Output current of IDAC2 (7 bits) in low range, 2X mode | 8 | - | 10.5 | μΑ | LSB = 75-nA typ. | | SID315D | IDAC2CRT22 | Output current of IDAC2(7 bits) in medium range, 2X mode | 69 | _ | 82 | | LSB = 600-nA typ. | | SID315E | IDAC2CRT32 | Output current of IDAC2(7 bits) in high range, 2X mode | 540 | - | 660 | | LSB = 4.8-µA typ. | | SID315F | IDAC3CRT13 | Output current of IDAC in 8-bit mode in low range | 8 | _ | 10.5 | | LSB = 37.5-nA typ. | | SID315G | IDAC3CRT23 | Output current of IDAC in 8-bit mode in medium range | 69 | - | 82 | - | LSB = 300-nA typ. | | SID315H | IDAC3CRT33 | Output current of IDAC in 8-bit mode in high range | 540 | - | 660 | | LSB = 2.4-µA typ. | | SID320 | IDACOFFSET | All zeroes input | _ | - | 1 | LSB | Polarity set by Source or<br>Sink. Offset is 2 LSBs for<br>37.5 nA/LSB mode | | SID321 | IDACGAIN | Full-scale error less offset | 1 | _ | ±10 | % | _ | Table 15. CSD and IDAC Specifications (continued) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|---------------|-------------------------------------------------|-----|-----|-----|------|---------------------------------------------| | SID322 | IDACMISMATCH1 | Mismatch between IDAC1 and IDAC2 in Low mode | - | - | 9.2 | | LSB = 37.5-nA typ. | | SID322A | IDACMISMATCH2 | Mismatch between IDAC1 and IDAC2 in Medium mode | - | - | 5.6 | LSB | LSB = 300-nA typ. | | SID322B | IDACMISMATCH3 | Mismatch between IDAC1 and | _ | - | 6.8 | | LSB = 2.4-µA typ. | | SID323 | IDACSET8 | Settling time to 0.5 LSB for 8-bit IDAC | _ | - | 10 | lie. | Full-scale transition.<br>No external load. | | SID324 | IDACSET7 | Settling time to 0.5 LSB for 7-bit IDAC | - | _ | 10 | μs | Full-scale transition.<br>No external load. | | SID325 | СМОД | External modulator capacitor. | _ | 2.2 | - | nF | 5-V rating, X7R or NP0 cap. | Table 16. 10-bit CapSense ADC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |----------|-----------|-------------------------------------------------------------------------------------------------------|-----------|-----|-----------|------|-------------------------------------------------------------------------------------------| | SIDA94 | A_RES | Resolution | - | ı | 10 | bits | Auto-zeroing is required every millisecond | | SIDA95 | A_CHNLS_S | Number of channels - single ended | _ | 1 | 16 | | Defined by AMUX Bus | | SIDA97 | A-MONO | Monotonicity | _ | - | _ | Yes | - | | SIDA98 | A_GAINERR | Gain error | ı | - | ±2 | % | In V <sub>REF</sub> (2.4 V) mode with V <sub>DDA</sub> bypass capacitance of 10 µF | | SIDA99 | A_OFFSET | Input offset voltage | I | ı | 3 | mV | In V <sub>REF</sub> (2.4 V) mode with V <sub>DDA</sub> bypass capacitance of 10 μF | | SIDA100 | A_ISAR | Current consumption | 1 | - | 0.25 | mA | _ | | SIDA101 | A_VINS | Input voltage range - single ended | $V_{SSA}$ | ı | $V_{DDA}$ | V | - | | SIDA103 | A_INRES | Input resistance | _ | 2.2 | _ | ΚΩ | - | | SIDA104 | A_INCAP | Input capacitance | _ | 20 | _ | pF | - | | SIDA106 | A_PSRR | Power supply rejection ratio | - | 60 | ı | dB | In V <sub>REF</sub> (2.4 V) mode with V <sub>DDA</sub> bypass capacitance of 10 µF | | SIDA107 | A_TACQ | Sample acquisition time | _ | 1 | _ | | - | | SIDA108 | A_CONV8 | Conversion time for 8-bit resolution at conversion rate = Fhclk/(2^(N+2)). Clock frequency = 48 MHz. | - | - | 21.3 | μs | Does not include acquisition time. Equivalent to 44.8 ksps including acquisition time. | | SIDA108A | A_CONV10 | Conversion time for 10-bit resolution at conversion rate = Fhclk/(2^(N+2)). Clock frequency = 48 MHz. | - | - | 85.3 | | Does not include acquisition time. Equivalent to 11.6 ksps including acquisition time. | | SIDA109 | A_SND | Signal-to-noise and Distortion ratio (SINAD) | _ | 61 | - | dB | With 10-Hz input sine wave,<br>external 2.4-V reference,<br>V <sub>REF</sub> (2.4 V) mode | | SIDA110 | A_BW | Input bandwidth without aliasing | _ | - | 22.4 | KHz | 8-bit resolution | # Table 16. 10-bit CapSense ADC Specifications (continued) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------|------------------------------------|-----|-----|-----|------|-------------------------------------| | SIDA111 | A_INL | Integral Non Linearity. 1 ksps | _ | _ | 2 | LSB | V <sub>REF</sub> = 2.4 V or greater | | SIDA112 | A_DNL | Differential Non Linearity. 1 ksps | - | _ | 1 | LOD | _ | # **Digital Peripherals** Timer Counter Pulse-Width Modulator (TCPWM) # **Table 17. TCPWM Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |--------------|-----------------------|-------------------------------------|------|-----|-----|------|-------------------------------------------------------------------------------------------------------| | SID.TCPWM.1 | ITCPWM1 | Block current consumption at 3 MHz | _ | _ | 45 | | | | SID.TCPWM.2 | ITCPWM2 | Block current consumption at 12 MHz | _ | _ | 155 | μA | All modes (TCPWM) | | SID.TCPWM.2A | ITCPWM3 | Block current consumption at 48 MHz | _ | _ | 650 | | | | SID.TCPWM.3 | TCPWM <sub>FREQ</sub> | Operating frequency | - | 1 | Fc | MHz | Fc max = CLK_SYS<br>Maximum = 48 MHz | | SID.TCPWM.4 | TPWM <sub>ENEXT</sub> | Input trigger pulse width | 2/Fc | _ | - | | For all trigger events <sup>[6]</sup> | | SID.TCPWM.5 | TPWM <sub>EXT</sub> | Output trigger pulse widths | 2/Fc | - | _ | | Minimum possible width<br>of Overflow, Underflow,<br>and CC (Counter equals<br>Compare value) outputs | | SID.TCPWM.5A | TC <sub>RES</sub> | Resolution of counter | 1/Fc | _ | _ | ns | Minimum time between successive counts | | SID.TCPWM.5B | PWM <sub>RES</sub> | PWM resolution | 1/Fc | 1 | - | | Minimum pulse width of PWM Output | | SID.TCPWM.5C | Q <sub>RES</sub> | Quadrature inputs resolution | 1/Fc | _ | - | | Minimum pulse width between Quadrature phase inputs | РC # Table 18. Fixed I<sup>2</sup>C DC Specifications<sup>[7]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-------------------|---------------------------------------------|-----|-----|-----|------|--------------------| | SID149 | I <sub>I2C1</sub> | Block current consumption at 100 kHz | - | _ | 50 | | _ | | SID150 | I <sub>I2C2</sub> | Block current consumption at 400 kHz | - | _ | 135 | uА | _ | | SID151 | I <sub>I2C3</sub> | Block current consumption at 1 Mbps | - | _ | 310 | μΑ | - | | SID152 | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | _ | _ | 1.4 | | | # Table 19. Fixed I<sup>2</sup>C AC Specifications<sup>[7]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|------|--------------------| | SID153 | F <sub>I2C1</sub> | Bit rate | - | - | 1 | Msps | _ | # Table 20. SPI DC Specifications<sup>[7]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------|-------------------------------------|-----|-----|-----|------|--------------------| | SID163 | ISPI1 | Block current consumption at 1 Mbps | _ | _ | 360 | | _ | | SID164 | ISPI2 | Block current consumption at 4 Mbps | _ | _ | 560 | μΑ | _ | | SID165 | ISPI3 | Block current consumption at 8 Mbps | _ | _ | 600 | | - | #### Notes 6. Trigger events can be Stop, Start, Reload, Count, Capture, or Kill depending on which mode of operation is selected.7. Guaranteed by characterization. Document Number: 002-00122 Rev. \*N Page 26 of 43 Table 21. SPI AC Specifications [8] | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | | | | | |-------------|-----------------------------------------|-------------------------------------------------------|-----|-----|----------------|------|---------------------------------------|--|--|--|--| | SID166 | FSPI | SPI Operating frequency (Master; 6X Oversampling) | - | _ | 8 | MHz | SID166 | | | | | | Fixed SPI I | Fixed SPI Master Mode AC Specifications | | | | | | | | | | | | SID167 | TDMO | MOSI Valid after SClock driving edge | _ | - | 15 | | - | | | | | | SID168 | TDSI | MISO Valid before SClock capturing edge | 20 | - | - | ns | Full clock, late MISO sampling | | | | | | SID169 | ТНМО | Previous MOSI data hold time | 0 | _ | _ | | Referred to Slave capturing edge | | | | | | Fixed SPI | Slave Mode AC | Specifications | | | | | | | | | | | SID170 | ТОМІ | MOSI Valid before Sclock Capturing edge | 40 | _ | _ | | - | | | | | | SID171 | TDSO | MISO Valid after Sclock driving edge | - | - | 42 +<br>3*Tcpu | | T <sub>CPU</sub> = 1/F <sub>CPU</sub> | | | | | | SID171A | TDSO_EXT | MISO Valid after Sclock driving edge in Ext. Clk mode | - | _ | 48 | ns | - | | | | | | SID172 | THSO | Previous MISO data hold time | 0 | _ | _ | | - | | | | | | SID172A | TSSELSSCK | SSEL Valid to first SCK Valid edge | 100 | _ | _ | | - | | | | | # Table 22. UART DC Specifications<sup>[8]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|--------------------|-------------------------------------------|-----|-----|-----|------|--------------------| | SID160 | I <sub>UART1</sub> | Block current consumption at 100 Kbps | 1 | - | 55 | - μΑ | - | | SID161 | I <sub>UART2</sub> | Block current consumption at<br>1000 Kbps | _ | _ | 312 | | - | # Table 23. UART AC Specifications<sup>[8]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|------|--------------------| | SID162 | F <sub>UART</sub> | Bit rate | _ | _ | 1 | Mbps | - | # Table 24. LCD Direct Drive DC Specifications $^{[8]}$ | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------------------|-----------------------------------------------|-----|-----|------|------|-------------------------------------| | SID154 | I <sub>LCDLOW</sub> | Operating current in low power mode | ı | 5 | 1 | μΑ | 16 × 4 small segment disp. at 50 Hz | | SID155 | C <sub>LCDCAP</sub> | LCD capacitance per<br>segment/common driver | - | 500 | 5000 | pF | - | | SID156 | LCD <sub>OFFSET</sub> | Long-term segment offset | _ | 20 | _ | mV | _ | | SID157 | I <sub>LCDOP1</sub> | LCD system operating current<br>Vbias = 5 V | 1 | 2 | | mΛ | 32 × 4 segments. 50 Hz. 25 °C | | SID158 | I <sub>LCDOP2</sub> | LCD system operating current<br>Vbias = 3.3 V | ı | 2 | ı | mA | 32 × 4 segments. 50 Hz. 25 °C | Page 27 of 43 Document Number: 002-00122 Rev. \*N **Note**8. Guaranteed by characterization. # Table 25. LCD Direct Drive AC Specifications<sup>[10]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|------------------|----------------|-----|-----|-----|------|--------------------| | SID159 | F <sub>LCD</sub> | LCD frame rate | 10 | 50 | 150 | Hz | _ | # Memory # Table 26. Flash DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------|---------------------------|------|-----|-----|------|--------------------| | SID173 | $V_{PE}$ | Erase and program voltage | 1.71 | - | 5.5 | V | - | ## Table 27. Flash AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|-------|-----|-----|---------|-------------------------| | SID174 | T <sub>ROWWRITE</sub> <sup>[9]</sup> | Row (block) write time (erase and program) | - | _ | 20 | | Row (block) = 128 bytes | | SID175 | T <sub>ROWERASE</sub> <sup>[9]</sup> | Row erase time | - | _ | 16 | ms | _ | | SID176 | T <sub>ROWPROGRAM</sub> <sup>[9]</sup> | Row program time after erase | _ | _ | 4 | | _ | | SID178 | T <sub>BULKERASE</sub> <sup>[9]</sup> | Bulk erase time (64 KB) | - | _ | 35 | | _ | | SID180 <sup>[10]</sup> | T <sub>DEVPROG</sub> <sup>[9]</sup> | Total device program time | _ | _ | 7 | Seconds | - | | SID181 <sup>[10]</sup> | F <sub>END</sub> | Flash endurance | 100 K | _ | _ | Cycles | - | | SID182 <sup>[10]</sup> | F <sub>RET</sub> | Flash retention. T <sub>A</sub> ≤ 55 °C, 100 K<br>P/E cycles | 20 | _ | _ | Years | _ | | SID182A <sup>[10]</sup> | _ | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles | 10 | _ | _ | Tears | _ | | SID182B | _ | Flash retention. T <sub>A</sub> ≤ 105 °C, 10K<br>P/E cycles, ≤ three years at T <sub>A</sub> ≥<br>85 °C | 10 | _ | 20 | Years | _ | | SID256 | TWS48 | Number of Wait states at 48 MHz | 2 | _ | _ | | CPU execution from | | SID257 | TWS24 | Number of Wait states at 24 MHz | 1 | _ | _ | | Flash | # **System Resources** Power-on Reset (POR) ## Table 28. Power On Reset (PRES) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |------------------------|-----------------------|------------------------|------|-----|-----|------|----------------------------| | SID.CLK#6 | SR_POWER_UP | Power supply slew rate | 1 | - | 67 | V/ms | At power-up and power-down | | SID185 <sup>[10]</sup> | V <sub>RISEIPOR</sub> | Rising trip voltage | 0.80 | 1 | 1.5 | V | _ | | SID186 <sup>[10]</sup> | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.70 | 1 | 1.4 | | _ | #### Notes Document Number: 002-00122 Rev. \*N Page 28 of 43 It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations may be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. <sup>10.</sup> Guaranteed by characterization. Page 29 of 43 # Table 29. Brown-out Detect (BOD) for $V_{\text{CCD}}$ | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |------------------------|------------------------|--------------------------------------------|------|-----|------|------|--------------------| | SID190 <sup>[11]</sup> | V <sub>FALLPPOR</sub> | BOD trip voltage in active and sleep modes | 1.48 | _ | 1.62 | V | - | | SID192 <sup>[11]</sup> | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep | 1.11 | _ | 1.5 | | - | #### SWD Interface ## Table 30. SWD Interface Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |-------------------------|--------------|----------------------------------|--------|-----|-------|---------|----------------------------------------| | SID213 | F_SWDCLK1 | $3.3~V \leq V_{DD} \leq 5.5~V$ | I | I | 14 | MHz | SWDCLK ≤ 1/3<br>CPU clock<br>frequency | | SID214 | F_SWDCLK2 | 1.71 V ≤ V <sub>DD</sub> ≤ 3.3 V | - | - | 7 | IVITIZ | SWDCLK ≤ 1/3<br>CPU clock<br>frequency | | SID215 <sup>[11]</sup> | T_SWDI_SETUP | T = 1/f SWDCLK | 0.25*T | _ | _ | | _ | | SID216 <sup>[11]</sup> | T_SWDI_HOLD | T = 1/f SWDCLK | 0.25*T | _ | - | no | _ | | SID217 <sup>[11]</sup> | T_SWDO_VALID | T = 1/f SWDCLK | _ | _ | 0.5*T | ns<br>_ | _ | | SID217A <sup>[11]</sup> | T_SWDO_HOLD | T = 1/f SWDCLK | 1 | - | - | | _ | Internal Main Oscillator # Table 31. IMO DC Specifications (Guaranteed by Design) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|-----|------|--------------------| | SID218 | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _ | _ | 250 | μА | _ | | SID219 | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _ | ı | 180 | | _ | # Table 32. IMO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-------------------------|-----------------------------------------------------|-----|-----|------|------|----------------------------------------------| | SID223 | | | - | - | ±2 | % | _ | | SID223A | F <sub>IMOTOL1</sub> | Frequency variation at 24, 32, and 48 MHz (trimmed) | - | ı | ±2.5 | | At 105 °C, 44-TQFP<br>and 32-QFN<br>packages | | SID226 | T <sub>STARTIMO</sub> | IMO startup time | _ | - | 7 | μs | _ | | SID228 | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz | - | 145 | 1 | ps | _ | Internal Low-Speed Oscillator ## Table 33. ILO DC Specifications (Guaranteed by Design) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |------------------------|-------------------|-----------------------|-----|-----|------|------|--------------------| | SID231 <sup>[11]</sup> | I <sub>ILO1</sub> | ILO operating current | 1 | 0.3 | 1.05 | μΑ | _ | #### Note <sup>11.</sup> Guaranteed by characterization. # Table 34. ILO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |------------------------|------------------------|---------------------|-----|-----|-----|------|--------------------| | SID234 <sup>[12]</sup> | T <sub>STARTILO1</sub> | ILO startup time | _ | 1 | 2 | ms | _ | | SID236 <sup>[12]</sup> | T <sub>ILODUTY</sub> | ILO duty cycle | 40 | 50 | 60 | % | _ | | SID237 | F <sub>ILOTRIM1</sub> | ILO frequency range | 20 | 40 | 80 | kHz | _ | # Table 35. Watch Crystal Oscillator (WCO) Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-----------|-------------------------------------|-----|--------|------|------|---------------------| | SID398 | FWCO | Crystal Frequency | - | 32.768 | - | kHz | _ | | SID399 | FTOL | Frequency tolerance | _ | 50 | 250 | ppm | With 20-ppm crystal | | SID400 | ESR | Equivalent series resistance | _ | 50 | _ | kΩ | _ | | SID401 | PD | Drive Level | _ | _ | 1 | μW | _ | | SID402 | TSTART | Startup time | _ | _ | 500 | ms | _ | | SID403 | CL | Crystal Load Capacitance | 6 | _ | 12.5 | pF | _ | | SID404 | C0 | Crystal Shunt Capacitance | _ | 1.35 | _ | | _ | | SID405 | IWCO1 | Operating Current (high power mode) | _ | _ | 8 | μΑ | _ | | SID406 | IWCO2 | Operating Current (low power mode) | ı | _ | 1 | | _ | # **Table 36. External Clock Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |------------------------|------------|-------------------------------------------|-----|-----|-----|------|--------------------| | SID305 <sup>[12]</sup> | ExtClkFreq | External clock input frequency | 0 | - | 48 | MHz | _ | | SID306 <sup>[12]</sup> | ExtClkDuty | Duty cycle; measured at V <sub>DD/2</sub> | 45 | _ | 55 | % | _ | # Table 37. Block Specs | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |------------------------|------------------------|------------------------------------|-----|-----|-----|---------|--------------------| | SID262 <sup>[12]</sup> | T <sub>CLKSWITCH</sub> | System clock source switching time | 3 | 1 | 4 | Periods | - | # Table 38. Smart I/O Pass-through Time (Delay in Bypass Mode) | Spec ID | Parameter | Description | Min | Тур | Max | Unit | Details/Conditions | |---------|-------------|---------------------------------------------|-----|-----|-----|------|--------------------| | SID252 | IPRG BYPASS | Max delay added by Smart I/O in bypass mode | ı | ı | 1.6 | ns | - | Document Number: 002-00122 Rev. \*N Page 30 of 43 **Note** 12. Guaranteed by characterization. # **Ordering Information** The marketing part numbers for the PSoC 4100S family are listed in the following table. | | | | | | | | | Featu | res | | | | | | | F | ackag | je | | | |----------|---------------------|------------------------|------------|-----------|--------------|-----|-------------------|-------------------|--------------------|----------------|--------------|------------|------------|------|----------------------------|--------|--------|---------|---------|---------------------------| | Category | MPN | Max CPU<br>Speed (MHz) | Flash (KB) | SRAM (KB) | Opamp (CTBm) | CSD | 10-bit<br>CSD ADC | 12-bit SAR<br>ADC | ADC Sample<br>Rate | LP Comparators | TCPWM Blocks | SCB Blocks | Smart I/Os | GPIO | 35-WLCSP<br>(0.35mm pitch) | 32-QFN | 40-QFN | 48-TQFP | 44-TQFP | Temperature<br>Range (°C) | | | CY8C4124FNI-S403(T) | 24 | 16 | 4 | 2 | 0 | 1 | 0 | | 2 | 5 | 2 | 8 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4124FNI-S413(T) | 24 | 16 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4124LQI-S412(T) | 24 | 16 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 27 | | Х | | | | –40 to 85 °C | | | CY8C4124LQI-S413(T) | 24 | 16 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 34 | | | Х | | | –40 to 85 °C | | 4124 | CY8C4124AZI-S413(T) | 24 | 16 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4124FNI-S433(T) | 24 | 16 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4124LQI-S432(T) | 24 | 16 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 27 | | Χ | | | | –40 to 85 °C | | | CY8C4124LQI-S433(T) | 24 | 16 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 34 | | | Х | | | –40 to 85 °C | | | CY8C4124AZI-S433(T) | 24 | 16 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4125FNI-S423(T) | 24 | 32 | 4 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4125LQI-S422(T) | 24 | 32 | 4 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 27 | | Х | | | | –40 to 85 °C | | | CY8C4125LQI-S423(T) | 24 | 32 | 4 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 34 | | | Х | | | –40 to 85 °C | | | CY8C4125AZI-S423(T) | 24 | 32 | 4 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4125AXI-S423 | 24 | 32 | 4 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 36 | | | | | Х | –40 to 85 °C | | | CY8C4125FNI-S413(T) | 24 | 32 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4125LQI-S412(T) | 24 | 32 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 27 | | Х | | | | –40 to 85 °C | | 4125 | CY8C4125LQI-S413(T) | 24 | 32 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 34 | | | Х | | | –40 to 85 °C | | 4125 | CY8C4125AZI-S413(T) | 24 | 32 | 4 | 2 | 1 | 1 | 0 | | 2 | 5 | 2 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4125FNI-S433(T) | 24 | 32 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4125LQI-S432 | 24 | 32 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 27 | | Χ | | | | –40 to 85 °C | | | CY8C4125LQQ-S432 | 24 | 32 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 27 | | Χ | | | | –40 to 105 °C | | | CY8C4125LQI-S433 | 24 | 32 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 34 | | | Х | | | –40 to 85 °C | | | CY8C4125AZI-S433(T) | 24 | 32 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4125AZQ-S433 | 24 | 32 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 36 | | | | Х | | –40 to 105 °C | | | CY8C4125AXI-S433 | 24 | 32 | 4 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 2 | 16 | 36 | | | | | Х | –40 to 85 °C | | | CY8C4126AZI-S423(T) | 24 | 64 | 8 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4126AZQ-S423 | 24 | 64 | 8 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 105 °C | | | CY8C4126AXI-S423 | 24 | 64 | 8 | 2 | 0 | 1 | 1 | 806 ksps | 2 | 5 | 3 | 16 | 36 | | | | | Х | –40 to 85 °C | | 4126 | CY8C4126AZI-S433(T) | 24 | 64 | 8 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4126AZQ-S433 | 24 | 64 | 8 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 105 °C | | | CY8C4126AXI-S433 | 24 | 64 | 8 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 3 | 16 | 36 | | | | | Х | –40 to 85 °C | | | CY8C4126AXQ-S433 | 24 | 64 | 8 | 2 | 1 | 1 | 1 | 806 ksps | 2 | 5 | 3 | 16 | 36 | | | | | Х | –40 to 105 °C | | | CY8C4145AZI-S423(T) | 48 | 32 | 4 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 2 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4145AZQ-S433 | 48 | 32 | 4 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 2 | 16 | 36 | | | | Х | | -40 to 105 °C | | 4145 | CY8C4145AXI-S423 | 48 | 32 | 4 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 2 | 16 | 36 | | | | | Х | –40 to 85 °C | | | CY8C4145AXI-S433 | 48 | 32 | 4 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 2 | 16 | 36 | | | | | Х | –40 to 85 °C | | | CY8C4145AXQ-S433 | 48 | 32 | 4 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 2 | 16 | 36 | | | | | Χ | –40 to 105 °C | | | | | | | | | | Featu | res | | | | | | | P | ackag | je | | | |----------|---------------------|------------------------|------------|-----------|--------------|-----|-------------------|-------------------|--------------------|----------------|--------------|------------|------------|------|----------------------------|--------|--------|---------|---------|---------------------------| | Category | MPN | Max CPU<br>Speed (MHz) | Flash (KB) | SRAM (KB) | Opamp (CTBm) | CSD | 10-bit<br>CSD ADC | 12-bit SAR<br>ADC | ADC Sample<br>Rate | LP Comparators | TCPWM Blocks | SCB Blocks | Smart I/Os | GPIO | 35-WLCSP<br>(0.35mm pitch) | 32-QFN | 40-QFN | 48-TQFP | 44-TQFP | Temperature<br>Range (°C) | | | CY8C4146FNI-S423(T) | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4146LQI-S422(T) | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 27 | | Х | | | | –40 to 85 °C | | | CY8C4146LQQ-S422(T) | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 27 | | Х | | | | –40 to 105 °C | | | CY8C4146LQI-S423(T) | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 34 | | | Х | | | –40 to 85 °C | | | CY8C4146AZI-S423(T) | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4146AZQ-S423 | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 105 °C | | | CY8C4146AXI-S423 | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | | Х | –40 to 85 °C | | 4146 | CY8C4146AXQ-S423 | 48 | 64 | 8 | 2 | 0 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | | Х | –40 to 105 °C | | 4140 | CY8C4146FNI-S433(T) | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 31 | Х | | | | | –40 to 85 °C | | | CY8C4146LQI-S432(T) | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 27 | | Х | | | | –40 to 85 °C | | | CY8C4146LQQ-S432(T) | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 27 | | Х | | | | –40 to 105 °C | | | CY8C4146LQI-S433(T) | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 34 | | | Х | | | –40 to 85 °C | | | CY8C4146AZI-S433(T) | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 85 °C | | | CY8C4146AZQ-S433 | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | Х | | –40 to 105 °C | | | CY8C4146AXI-S433 | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | | Х | –40 to 85 °C | | | CY8C4146AXQ-S433 | 48 | 64 | 8 | 2 | 1 | 1 | 1 | 1 Msps | 2 | 5 | 3 | 16 | 36 | | | | | Х | –40 to 105 °C | The nomenclature used in the preceding table is based on the following part numbering convention: | Field | Description | Values | Meaning | |-------|-------------------|---------|--------------------------------------------| | CY8C | Cypress Prefix | | | | 4 | Architecture | 4 | PSoC 4 | | Α | Family | 1 | 4100 Family | | В | CDU Speed | 2 | 24 MHz | | В | CPU Speed | 4 | 48 MHz | | | | 4 | 16 KB | | С | Flack Canacity | 5 | 32 KB | | | Flash Capacity | 6 | 64 KB | | | | 7 | 128 KB | | | | AX | TQFP (0.8mm pitch) | | | | AZ | TQFP (0.5mm pitch) | | DE | Package Code | LQ | QFN | | | | PV | SSOP | | | | FN | CSP | | F | Temperature Dange | I | Industrial | | Г | Temperature Range | Q | Extended Industrial | | | | S | S-Series | | S | Series Designator | M | M-Series | | | | L | L-Series | | XYZ | Attributes Code | 000-999 | Code of feature set in the specific family | | Т | Packago Typo | | Tray | | | Package Type | T | Tape and Reel | The following is an example of a part number. # **Packaging** The PSoC 4100S is offered in 48-pin TQFP, 44-pin TQFP, 40-pin QFN, 32-pin QFN, and 35-ball WLCSP packages. Table 39 provides the package dimensions and Cypress drawing numbers. Table 39. Package List | Spec ID | Package | Description | Package Dwg | |---------|---------------|-----------------------------------------------|-------------| | BID20 | 48-pin TQFP | 7 × 7 × 1.4-mm height with 0.5-mm pitch | 51-85135 | | BID20A | 44-pin TQFP | 10 × 10 × 1.6-mm height with 0.8-mm pitch | 51-85064 | | BID27 | 40-pin QFN | 6 × 6 × 0.6-mm height with 0.5-mm pitch | 001-80659 | | BID34A | 32-pin QFN | 5 × 5 × 0.6-mm height with 0.5-mm pitch | 001-42168 | | BID34D | 35-ball WLCSP | 2.6 × 2.1 × 0.48-mm height with 0.35-mm pitch | 002-09958 | **Table 40. Package Thermal Characteristics** | Parameter | Description | Package | Min | Тур | Max | Unit | Details/Conditions | |-----------|--------------------------------|---------------|-----|------|-----|---------|--------------------| | Та | Operating ambient temperature | _ | -40 | 25 | 105 | °C | - | | TJ | Operating junction temperature | _ | -40 | - | 125 | | _ | | TJA | Package θ <sub>JA</sub> | 48-pin TQFP | - | 74.8 | - | | _ | | TJC | Package θ <sub>JC</sub> | 48-pin TQFP | - | 35.7 | - | | _ | | TJA | Package θ <sub>JA</sub> | 44-pin TQFP | - | 57.2 | - | | _ | | TJC | Package θ <sub>JC</sub> | 44-pin TQFP | - | 17.5 | - | | _ | | TJA | Package θ <sub>JA</sub> | 40-pin QFN | - | 17.8 | - | °C/Watt | _ | | TJC | Package θ <sub>JC</sub> | 40-pin QFN | - | 2.8 | - | C/vvall | _ | | TJA | Package θ <sub>JA</sub> | 32-pin QFN | - | 19.9 | - | | _ | | TJC | Package θ <sub>JC</sub> | 32-pin QFN | - | 4.3 | - | | _ | | TJA | Package θ <sub>JA</sub> | 35-ball WLCSP | _ | 43 | _ | | - | | TJC | Package θ <sub>JC</sub> | 35-ball WLCSP | _ | 0.3 | _ | | - | # Table 41. Solder Reflow Peak Temperature | Package | Maximum Peak Temperature | Maximum Time at Peak Temperature | |---------|--------------------------|----------------------------------| | All | 260 °C | 30 seconds | Table 42. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-020 | Package | MSL | |------------------|-------| | All except WLCSP | MSL 3 | | 35-ball WLCSP | MSL 1 | Document Number: 002-00122 Rev. \*N Page 34 of 43 # **Package Diagrams** Figure 8. 48-pin TQFP Package Outline Figure 9. 44-pin TQFP Package Outline - SEATING PLANE 1.60 MAX. 1.40±0.05 0.20 MAX. SEE DETAILA - 1. JEDEC STD REF MS-026 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH - 3. DIMENSIONS IN MILLIMETERS 51-85064 \*G SIDE VIEW **TOP VIEW BOTTOM VIEW** 6.00 ±0.10 -PIN# 1 ID 40 0.08 0 30 PIN 1 DOT 4.60±0.10 SEÊ NOTÊ 1 -0.25 +0.05 -0.07 $\subset$ 10 21 0.05 MAX 20 4.60±0.10 0.60 MAX Figure 10. 40-pin QFN Package Outline ## NOTES: - 1. XX HATCH AREA IS SOLDERABLE EXPOSED PAD - 2. REFERENCE JEDEC # MO-248 - 3. PACKAGE WEIGHT: 68 ±2 mg - 4. ALL DIMENSIONS ARE IN MILLIMETERS 001-80659 \*A Figure 11. 32-pin QFN Package Outline | SYMBOL | DI | DIMENSIONS | | | | | | | | |--------|----------|------------|-------|--|--|--|--|--|--| | SYMBOL | MIN. | NOM. | MAX. | | | | | | | | Α | 0.50 | 0.55 | 0.60 | | | | | | | | A1 | - | 0.020 | 0.045 | | | | | | | | A2 | 0.15 BSC | | | | | | | | | | D | 4.90 | 5.00 | 5.10 | | | | | | | | D2 | 3.40 | 3.50 | 3.60 | | | | | | | | Е | 4.90 | 5.00 | 5.10 | | | | | | | | E2 | 3.40 | 3.50 | 3.60 | | | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | | | | е | 0.50 TYP | | | | | | | | | #### NOTES: - 1. MATCH AREA IS SOLDERABLE EXPOSED PAD - 2. BASED ON REF JEDEC # MO-248 - 3. PACKAGE WEIGHT: 0.0388g - 4. DIMENSIONS ARE IN MILLIMETERS 001-42168 \*F SIDE VIEW TOP VIEW BOTTOM VIEW 0.369+0.03 PIN #1 MARK A1 BALL CORNER 2 3 4 5 6 7 △ 0.05 A $0 \oplus 0 0 \oplus$ $\oplus$ $\circ$ $\circ$ $\circ$ $\circ$ $\circ$ 띪 EJ 몽 0000000 D $\oplus \oplus \bigcirc \oplus \bigcirc \bigcirc \oplus$ $0.241^{+0.03}_{-0}$ eD -0.241+0.03 D1 Figure 12. 35-Ball WLCSP Package Outline | 0.440.01 | | DIMENSIONS | | | | | | | |----------|----------|------------|-------|--|--|--|--|--| | SYMBOL | MIN. | NOM. | MAX. | | | | | | | Α | - | - | 0.482 | | | | | | | A1 | 0.141 | 0.157 | 0.173 | | | | | | | D | 2.557 | 2.582 | 2.607 | | | | | | | E | 2.072 | 2.097 | 2.122 | | | | | | | D1 | 2.10 BSC | | | | | | | | | E1 | 1.40 BSC | | | | | | | | | MD | 7 | | | | | | | | | ME | | 5 | | | | | | | | N | | 35 | | | | | | | | Ø b | 0.19 | 0.22 | 0.25 | | | | | | | eD | - | 0.35 | - | | | | | | | eE | - 0.35 - | | | | | | | | | SD | 0 | | | | | | | | | SE | 0.02 BSC | | | | | | | | #### NOTES: - ALL DIMENSIONS ARE IN MILLIMETERS. - 2. JEDEC PUBLICATION 95; DESIGN GUIDE 4.18. 002-09958 \*D # **Acronyms** Table 43. Acronyms Used in this Document | Acronym | Description | |------------------|-------------------------------------------------------------------------------------------------| | abus | analog local bus | | ADC | analog-to-digital converter | | AG | analog global | | АНВ | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm data transfer bus | | ALU | arithmetic logic unit | | AMUXBUS | analog multiplexer bus | | API | application programming interface | | APSR | application program status register | | Arm <sup>®</sup> | advanced RISC machine, a CPU architecture | | ATM | automatic thump mode | | BW | bandwidth | | CAN | Controller Area Network, a communications protocol | | CMRR | common-mode rejection ratio | | CPU | central processing unit | | CRC | cyclic redundancy check, an error-checking protocol | | DAC | digital-to-analog converter, see also IDAC,<br>VDAC | | DFB | digital filter block | | DIO | digital input/output, GPIO with only digital capabilities, no analog. See GPIO. | | DMIPS | Dhrystone million instructions per second | | DMA | direct memory access, see also TD | | DNL | differential nonlinearity, see also INL | | DNU | do not use | | DR | port write data registers | | DSI | digital system interconnect | | DWT | data watchpoint and trace | | ECC | error correcting code | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | EMI | electromagnetic interference | | EMIF | external memory interface | | EOC | end of conversion | | EOF | end of frame | | EPSR | execution program status register | Table 43. Acronyms Used in this Document (continued) | ESD electrostatic discharge ETM embedded trace macrocell FIR finite impulse response, see also IIR FPB flash patch and breakpoint FS full-speed GPIO general-purpose input/output, applies to a PSoC pin HVI high-voltage interrupt, see also LVI, LVD IC integrated circuit IDAC current DAC, see also DAC, VDAC IDE integrated development environment I²C, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL opamp operational amplifier | Acronym | Description | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------|--|--|--| | FIR finite impulse response, see also IIR FPB flash patch and breakpoint FS full-speed GPIO general-purpose input/output, applies to a PSoC pin HVI high-voltage interrupt, see also LVI, LVD IC integrated circuit IDAC current DAC, see also DAC, VDAC IDE integrated development environment I²C, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also INO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | ESD | • | | | | | FPB flash patch and breakpoint FS full-speed GPIO general-purpose input/output, applies to a PSoC pin HVI high-voltage interrupt, see also LVI, LVD IC integrated circuit IDAC current DAC, see also DAC, VDAC IDE integrated development environment IPC, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller | ETM | <u> </u> | | | | | FPB flash patch and breakpoint FS full-speed GPIO general-purpose input/output, applies to a PSoC pin HVI high-voltage interrupt, see also LVI, LVD IC integrated circuit IDAC current DAC, see also DAC, VDAC IDE integrated development environment IPC, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller | FIR | | | | | | FS full-speed GPIO general-purpose input/output, applies to a PSoC pin HVI high-voltage interrupt, see also LVI, LVD IC integrated circuit IDAC current DAC, see also DAC, VDAC IDE integrated development environment I²C, or IIC inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also IMO IMO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | FPB | | | | | | general-purpose input/output, applies to a PSoC pin HVI high-voltage interrupt, see also LVI, LVD IC integrated circuit IDAC current DAC, see also DAC, VDAC IDE integrated development environment I²C, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVIT low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | FS | | | | | | IC integrated circuit IDAC current DAC, see also DAC, VDAC IDE integrated development environment I²C, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | GPIO | general-purpose input/output, applies to a PSoC | | | | | IDAC current DAC, see also DAC, VDAC IDE integrated development environment I <sup>2</sup> C, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | HVI | high-voltage interrupt, see also LVI, LVD | | | | | IDE integrated development environment I <sup>2</sup> C, or IIC Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | IC | integrated circuit | | | | | Inter-Integrated Circuit, a communications protocol IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | IDAC | current DAC, see also DAC, VDAC | | | | | IIR infinite impulse response, see also FIR ILO internal low-speed oscillator, see also IMO IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller | IDE | integrated development environment | | | | | ILO internal low-speed oscillator, see also IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell IcD Iquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI IOW-voltage interrupt, see also HVI IVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt controller norvolatile latch, see also WOL | I <sup>2</sup> C, or IIC | | | | | | IMO internal main oscillator, see also ILO INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | IIR | infinite impulse response, see also FIR | | | | | INL integral nonlinearity, see also DNL I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | ILO | internal low-speed oscillator, see also IMO | | | | | I/O input/output, see also GPIO, DIO, SIO, USBIO IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | IMO | internal main oscillator, see also ILO | | | | | IPOR initial power-on reset IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | INL | integral nonlinearity, see also DNL | | | | | IPSR interrupt program status register IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | I/O | input/output, see also GPIO, DIO, SIO, USBIO | | | | | IRQ interrupt request ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | IPOR | initial power-on reset | | | | | ITM instrumentation trace macrocell LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | IPSR | interrupt program status register | | | | | LCD liquid crystal display LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | IRQ | interrupt request | | | | | LIN Local Interconnect Network, a communications protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | ITM | instrumentation trace macrocell | | | | | LIN protocol. LR link register LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | LCD | liquid crystal display | | | | | LUT lookup table LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | LIN | | | | | | LVD low-voltage detect, see also LVI LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | LR | link register | | | | | LVI low-voltage interrupt, see also HVI LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | LUT | lookup table | | | | | LVTTL low-voltage transistor-transistor logic MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | LVD | low-voltage detect, see also LVI | | | | | MAC multiply-accumulate MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | LVI | low-voltage interrupt, see also HVI | | | | | MCU microcontroller unit MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | LVTTL | low-voltage transistor-transistor logic | | | | | MISO master-in slave-out NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | MAC | multiply-accumulate | | | | | NC no connect NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | MCU | microcontroller unit | | | | | NMI nonmaskable interrupt NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | MISO | master-in slave-out | | | | | NRZ non-return-to-zero NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | NC | no connect | | | | | NVIC nested vectored interrupt controller NVL nonvolatile latch, see also WOL | NMI | nonmaskable interrupt | | | | | NVL nonvolatile latch, see also WOL | NRZ | non-return-to-zero | | | | | | NVIC | nested vectored interrupt controller | | | | | opamp operational amplifier | NVL | nonvolatile latch, see also WOL | | | | | • | opamp | operational amplifier | | | | Document Number: 002-00122 Rev. \*N Page 39 of 43 Table 43. Acronyms Used in this Document (continued) | Acronym | Description | | | | |-------------------|--------------------------------------------------------------|--|--|--| | PAL | programmable array logic, see also PLD | | | | | PC | program counter | | | | | PCB | printed circuit board | | | | | PGA | programmable gain amplifier | | | | | PHUB | peripheral hub | | | | | PHY | physical layer | | | | | PICU | port interrupt control unit | | | | | PLA | programmable logic array | | | | | PLD | programmable logic device, see also PAL | | | | | PLL | phase-locked loop | | | | | PMDD | package material declaration data sheet | | | | | POR | power-on reset | | | | | PRES | precise power-on reset | | | | | PRS | pseudo random sequence | | | | | PS | port read data register | | | | | PSoC <sup>®</sup> | Programmable System-on-Chip™ | | | | | PSRR | power supply rejection ratio | | | | | PWM | pulse-width modulator | | | | | RAM | random-access memory | | | | | RISC | reduced-instruction-set computing | | | | | RMS | root-mean-square | | | | | RTC | real-time clock | | | | | RTL | register transfer language | | | | | RTR | remote transmission request | | | | | RX | receive | | | | | SAR | successive approximation register | | | | | SC/CT | switched capacitor/continuous time | | | | | SCL | I <sup>2</sup> C serial clock | | | | | SDA | I <sup>2</sup> C serial data | | | | | S/H | sample and hold | | | | | SINAD | signal to noise and distortion ratio | | | | | SIO | special input/output, GPIO with advanced features. See GPIO. | | | | | SOC | start of conversion | | | | | SOF | start of frame | | | | | SPI | Serial Peripheral Interface, a communications protocol | | | | | SR | slew rate | | | | | SRAM | static random access memory | | | | | SRES | software reset | | | | Table 43. Acronyms Used in this Document (continued) | Acronym | Description | | |---------|------------------------------------------------------------------------|--| | SWD | serial wire debug, a test protocol | | | SWV | single-wire viewer | | | TD | transaction descriptor, see also DMA | | | THD | total harmonic distortion | | | TIA | transimpedance amplifier | | | TRM | technical reference manual | | | TTL | transistor-transistor logic | | | TX | transmit | | | UART | Universal Asynchronous Transmitter Receiver, a communications protocol | | | UDB | universal digital block | | | USB | Universal Serial Bus | | | USBIO | USB input/output, PSoC pins used to connect to a USB port | | | VDAC | voltage DAC, see also DAC, IDAC | | | WDT | watchdog timer | | | WOL | write once latch, see also NVL | | | WRES | watchdog timer reset | | | XRES | external reset I/O pin | | | XTAL | crystal | | Document Number: 002-00122 Rev. \*N Page 40 of 43 # **Document Conventions** # **Units of Measure** # Table 44. Units of Measure | Symbol | Unit of Measure | | | | |--------|------------------------|--|--|--| | °C | degrees Celsius | | | | | dB | decibel | | | | | fF | femto farad | | | | | Hz | hertz | | | | | KB | 1024 bytes | | | | | kbps | kilobits per second | | | | | Khr | kilohour | | | | | kHz | kilohertz | | | | | kΩ | kilo ohm | | | | | ksps | kilosamples per second | | | | | LSB | least significant bit | | | | | Mbps | megabits per second | | | | | MHz | megahertz | | | | | ΜΩ | mega-ohm | | | | | Msps | megasamples per second | | | | | μΑ | microampere | | | | | μF | microfarad | | | | | μΗ | microhenry | | | | | μs | microsecond | | | | | μV | microvolt | | | | | μW | microwatt | | | | | mA | milliampere | | | | | ms | millisecond | | | | | mV | millivolt | | | | | nA | nanoampere | | | | | ns | nanosecond | | | | | nV | nanovolt | | | | | Ω | ohm | | | | | pF | picofarad | | | | | ppm | parts per million | | | | | ps | picosecond | | | | | s | second | | | | | sps | samples per second | | | | | sqrtHz | square root of hertz | | | | | | | | | | # **Revision History** | Revision | ECN | Submission<br>Date | Description of Change | |----------|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 4883809 | 08/28/2015 | New datasheet | | *A | 4992376 | 10/30/2015 | Updated Pinouts. Added $V_{DDD} \ge 2.2V$ at $-40$ °C under Conditions for specs SID247A, SID90, SID92 Updated Table 16. Updated Ordering Information. | | *B | 5037826 | 12/08/2015 | Changed datasheet status to Preliminary | | *C | 5060691 | 12/22/2015 | Updated SCBs from 2 to 3. Updated SRAM size to 8 KB. Changed WLCSP package to 35-ball WLCSP. Updated Pin List and Alternate Pin Functions. Updated Ordering Information. | | *D | 5139206 | 02/16/2016 | Added Errata. Added 35 WLCSP package details. Updated theta J <sub>A</sub> and J <sub>C</sub> values for all packages. Updated copyright information at the end of the document. | | *E | 5173961 | 03/15/2016 | Updated values for SID79, BID194. SID175, and SID176. Updated CSD and IDAC Specifications. Updated 10-bit CapSense ADC Specifications. | | *F | 5330930 | 07/27/2016 | Updated CSD and IDAC Specifications. Updated 10-bit CapSense ADC Specifications. Removed errata. | | *G | 5473409 | 10/13/2016 | Added 44 TQFP pin and package details. | | *H | 5561833 | 01/09/2017 | Updated Figure 5. Changed PRGIO references to Smart I/O. Updated DC Specifications. Updated Ordering Information. | | * | 5713158 | 04/26/2017 | Updated 35-ball WLCSP package diagram. Updated the Cypress logo. | | *J | 6069924 | 02/14/2018 | Updated Sales page. Updated Features. Updated Development Ecosystem. Updated Ordering Information. Updated Figure 3 and Figure 4. Updated Figure 11 in Packaging (spec 001-42168 *E to *F). Updated Table 2. | | *K | 6120525 | 04/03/2018 | Updated Clock Diagram to show Watchdog details and clock divider information | | *L | 6348123 | 10/30/2018 | Updated 32-bit MCU subsystem feature list. Corrected typo in the block diagram. Updated Watch Crystal Oscillator (WCO). Corrected typos in CTBm Opamp Specifications. Updated values for SID260. Updated Conditions for SID.CSD#15, SID.CSD#15A, and SID308A. Updated min and max values for SID172A. | | *M | 6585507 | 07/05/2019 | Added extended industrial temperature range. Added SID182B parameter. | | *N | 7021633 | 11/10/2020 | Added ModusToolbox™ in Features. Updated PSoC Creator. Added ModusToolbox™ Software. Updated Table 27: Updated SID182B. Updated Table 32: Added SID223A. Updated Ordering Information. | # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/mcu cypress.com/wireless ## **Products** Arm® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory Microcontrollers Wireless Connectivity PSoC cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb # PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU #### **Cypress Developer Community** Community | Code Examples | Projects | Video | Blogs | Training | Components # **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2015-2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATALOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or properly damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-00122 Rev. \*N Revised November 10, 2020 Page 43 of 43