DATASHEET

## EL5172

250MHz Differential Line Receiver

The EL5172 is a single high bandwidth amplifier designed to extract the difference signal from noisy environments. It is primarily targeted for applications such as receiving signals from twisted-pair lines or any application where common mode noise injection is likely to occur.

The EL5172 is stable for a gain of one and requires two external resistors to set the voltage gain.

The output common mode level is set by the reference pin $\left(V_{R E F}\right)$, which has a -3 dB bandwidth of over 120 MHz . Generally, this pin is grounded but it can be tied to any voltage reference.

The output can deliver a maximum of $\pm 60 \mathrm{~mA}$ and is short-circuit protected to withstand a temporary overload condition.

The EL5172 is available in the 8 Ld SOIC and 8 Ld MSOP packages. It is specified for operation across the full $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Related Literature

For a full list of related documents, visit our website:

- EL5172 device page


## Features

- Differential input range $\pm 2.3 \mathrm{~V}$
- 250 MHz 3 dB bandwidth
- $800 \mathrm{~V} / \mu \mathrm{s}$ slew rate
- 60 mA maximum output current
- Single 5 V or dual $\pm 5 \mathrm{~V}$ supplies
- Low power - 5mA to 6mA
- Pb-free available (RoHS compliant)


## Applications

- Twisted-pair receivers
- Differential line receivers
- VGA over twisted-pair
- ADSL/HDSL receivers
- Differential to single-ended amplification
- Reception of analog signals in a noisy environment


## Ordering Information

| PART NUMBER | PART MARKING | TAPE AND REEL <br> (Units) | PACKAGE <br> (RoHS Compliant) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| EL5172ISZ | 5172ISZ | - | 8 Ld SOIC (150 mil) | M8.15E |
| EL5172ISZ-T7 | 5172ISZ | 1k | 8 Ld SOIC (150 mil) | M8.15E |
| EL5172ISZ-T7A | 5172ISZ | 250 | 8 Ld SOIC (150 mil) | M8.15E |
| EL5172ISZ-T13 | 5172ISZ | 2.5 k | 8 Ld SOIC (150 mil) | M8.15E |
| EL5172IYZ | BAAWA | - | 8 Ld MSOP (3.0mm) | M8.118A |
| EL5172IYZ-T7 | BAAWA | 1.5k | 8 Ld MSOP (3.0mm) | M8.118A |
| EL5172IYZ-T13 | BAAWA | 2.5k | 8 Ld MSOP (3.0mm) | M8.118A |

NOTES:

1. See TB347 for details about reel specifications.
2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020
3. For Moisture Sensitivity Level (MSL), see the EL5172 device page. For more information about MSL, see TB363.

## Pinout



Pin Descriptions

| PIN NUMBERS | PIN NAME |  |
| :---: | :---: | :--- |
| 1 | FB | Feedback input |
| 2 | IN + | Non-inverting input |
| 3 | IN- | Inverting input |
| 4 | REF | Sets the common mode output voltage level |
| 5 | $\overline{\text { EN }}$ | Enabled when this pin is floating or the applied voltage $\leq \mathrm{V}_{\mathrm{S}^{+}-1.5}$ |
| 6 | VS + | Positive supply voltage |
| 7 | VS- | Negative supply voltage |
| 8 | OUT | Output voltage |

## Absolute Maximum Ratings $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Supply Voltage ( $\mathrm{V}_{\mathrm{S}^{+}}$to $\mathrm{V}_{\mathrm{S}^{-}}$) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 V <br> Supply Voltage Rate-of-rise (dV/dT) . . . . . . . . . . . . . . . . . . . . 1V/ $\mu \mathrm{s}$ <br> Input Voltage ( $\mathrm{IN}^{+}$, $\mathrm{IN}-$ to $\mathrm{V}_{\mathrm{S}^{+}}, \mathrm{V}_{\mathrm{S}^{-}}$). $\ldots . . . \mathrm{V}_{\mathrm{S}^{-}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{S}^{+}}+0.3 \mathrm{~V}$ <br> Differential Input Voltage (IN+ to $\operatorname{IN}-$ ). . . . . . . . . . . . . . . . . . . . . $\pm 4.8 \mathrm{~V}$ <br> Maximum Output Current. . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 60 \mathrm{~mA}$

## Thermal Information

Operating Junction Temperature
.$+135^{\circ} \mathrm{C}$
Ambient Operating Temperature
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation See Curves
Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see TB493

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\quad \mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=0, \mathrm{R}_{\mathrm{G}}=\mathrm{OPEN}, \mathrm{C}_{\mathrm{L}}=2.7 \mathrm{pF}$, Unless Otherwise Specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC PERFORMANCE |  |  |  |  |  |  |
| BW | -3dB Bandwidth | $A_{V}=1, C_{L}=2.7 \mathrm{pF}$ |  | 250 |  | MHz |
|  |  | $A_{V}=2, R_{F}=1000 \Omega, C_{L}=2.7 \mathrm{pF}$ |  | 70 |  | MHz |
|  |  | $A_{V}=10, R_{F}=1000 \Omega, C_{L}=2.7 \mathrm{pF}$ |  | 10 |  | MHz |
| BW | $\pm 0.1 \mathrm{~dB}$ Bandwidth | $A_{V}=1, C_{L}=2.7 \mathrm{pF}$ |  | 25 |  | MHz |
| SR | Slew Rate | $\mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\text {P-P }}, 20 \%$ to $80 \%$ | 550 | 800 | 1000 | V/us |
| $\mathrm{t}_{\text {STL }}$ | Settling Time to 0.1\% | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 10 |  | ns |
| tovR | Output Overdrive Recovery Time |  |  | 20 |  | ns |
| GBWP | Gain Bandwidth Product |  |  | 100 |  | MHz |
| $V_{\text {REF }} \mathrm{BW}(-3 \mathrm{~dB})$ | $V_{\text {REF }}$-3dB Bandwidth | $A_{V}=1, C_{L}=2.7 \mathrm{pF}$ |  | 120 |  | MHz |
| $\mathrm{V}_{\text {REF }}$ SR | $V_{\text {REF }}$ Slew Rate | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}, 20 \%$ to $80 \%$ |  | 600 |  | V/us |
| $V_{N}$ | Input Voltage Noise | at $\mathrm{f}=11 \mathrm{kHz}$ |  | 26 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| ${ }^{\text {IN }}$ | Input Current Noise | at $\mathrm{f}=11 \mathrm{kHz}$ |  | 2 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| HD2 | Second Harmonic Distortion | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}_{\text {P-P, }} 5 \mathrm{MHz}$ |  | -66 |  | dBc |
|  |  | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P, }}, 50 \mathrm{MHz}$ |  | -63 |  | dBc |
| HD3 | Third Harmonic Distortion | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}_{\text {P-P, }} 5 \mathrm{MHz}$ |  | -84 |  | dBc |
|  |  | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}, 50 \mathrm{MHz}$ |  | -76 |  | dBc |
| dG | Differential Gain at 3.58 MHz | $R_{L}=150 \Omega, A_{V}=2$ |  | 0.04 |  | \% |
| d $\theta$ | Differential Phase at 3.58 MHz | $R_{L}=150 \Omega, A_{V}=2$ |  | 0.41 |  | - |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| VOS | Input Referred Offset Voltage |  |  | $\pm 7$ | $\pm 25$ | mV |
| In | Input Bias Current ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {INB }}, \mathrm{V}_{\text {REF }}$ ) |  | -14 | -6 | -3 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{IN}}$ | Differential Input Resistance |  |  | 300 |  | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Differential Input Capacitance |  |  | 1 |  | pF |
| DMIR | Differential Input Range |  | $\pm 2.1$ | $\pm 2.38$ | $\pm 2.5$ | V |
| CMIR+ | Common Mode Positive Input Range at $\mathrm{V}_{1 \mathrm{~N}^{+},} \mathrm{V}_{\mathbf{I N}}{ }^{-}$ |  | 3.3 | 3.5 |  | V |
| CMIR- | Common Mode Positive Input Range at $\mathrm{V}_{1 \mathrm{~N}^{+},} \mathrm{V}_{\mathbf{I N}}{ }^{-}$ |  |  | -4.5 | -4.3 |  |
| $\mathrm{V}_{\text {REFIN }+}$ | Reference Input Positive Voltage Range | $\mathrm{V}_{1 \mathrm{~N}^{+}}=\mathrm{V}_{1 \mathrm{~N}^{-}}=0 \mathrm{~V}$ | 3.3 | 3.7 |  | V |
| $V_{\text {REFIN- }}$ | Reference Input Negative Voltage Range | $\mathrm{V}_{1 \mathrm{IN}^{+}}=\mathrm{V}_{1 \mathrm{IN}^{-}}=0 \mathrm{~V}$ |  | -3.9 | -3.6 |  |
| CMRR | Input Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}$ | 75 | 95 |  | dB |
| Gain | Gain Accuracy | $\mathrm{V}_{\text {IN }}=1$ | 0.985 | 1 | 1.015 | V |

Electrical Specifications $\quad \mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=0, \mathrm{R}_{\mathrm{G}}=\mathrm{OPEN}, \mathrm{C}_{\mathrm{L}}=2.7 \mathrm{pF}$, Unless Otherwise Specified. (Continued)

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| V OUT | Positive Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ to GND | 3.3 | 3.63 |  | V |
|  | Negative Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ to GND |  | -3.87 | -3.5 | V |
| Iout(Max) | Maximum Output Current | $R_{L}=10 \Omega$ | $\pm 60$ | $\pm 95$ |  | mA |
| ROUT | Output Impedance |  |  | 100 |  | $\mathrm{m} \Omega$ |
| SUPPLY |  |  |  |  |  |  |
| VSUPPLY | Supply Operating Range | $\mathrm{V}_{\mathrm{S}^{+}}$to $\mathrm{V}_{\mathrm{S}^{-}}$ | 4.75 |  | 11 | V |
| IS (on) | Power Supply Current - Enabled |  | 4.6 | 5.6 | 7 | mA |
| IS (off) ${ }^{+}$ | Positive Power Supply Current - Disabled | $\overline{\mathrm{EN}}$ pin tied to 4.8 V |  | 80 | 100 | $\mu \mathrm{A}$ |
| IS (off) ${ }^{-}$ | Negative Power Supply Current - Disabled |  | -150 | -120 | -90 | $\mu \mathrm{A}$ |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}$ from $\pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}$ | 50 | 58 |  | dB |
| ENABLE |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{E}}$ | Enable Time |  |  | 150 |  | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Disable Time |  |  | 1.4 |  | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\mathrm{EN}}$ Pin Voltage for Power-up |  |  |  | $\mathrm{V}_{\mathrm{S}^{+-1.5}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | $\overline{\mathrm{EN}}$ Pin Voltage for Shutdown |  | $\mathrm{V}_{\mathrm{S}^{+}-0.5}$ |  |  | V |
| IIH-EN | $\overline{\mathrm{EN}}$ Pin Input Current High | At $\mathrm{V}_{\mathrm{EN}}=5 \mathrm{~V}$ |  | 40 | 60 | $\mu \mathrm{A}$ |
| IIL-EN | $\overline{\mathrm{EN}}$ Pin Input Current Low | At $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | -10 | -3 |  | $\mu \mathrm{A}$ |

## Typical Performance Curves



FIGURE 1. FREQUENCY RESPONSE vs SUPPLY VOLTAGE


FIGURE 3. FREQUENCY RESPONSE vs VARIOUS GAIN


FIGURE 5. FREQUENCY RESPONSE vs $\mathrm{C}_{\mathrm{L}}$


FIGURE 2. FREQUENCY RESPONSE vs SUPPLY VOLTAGE


FIGURE 4. FREQUENCY RESPONSE vs $C_{L}$


FIGURE 6. FREQUENCY RESPONSE FOR VARIOUS $R_{F}$

## Typical Performance Curves (Continued)



FIGURE 7. FREQUENCY RESPONSE FOR $V_{\text {REF }}$


FIGURE 9. OUTPUT IMPEDANCE vs FREQUENCY


FIGURE 11. CMRR vs FREQUENCY


FIGURE 8. OPEN LOOP GAIN


FIGURE 10. PSRR vs FREQUENCY


FIGURE 12. VOLTAGE AND CURRENT NOISE vs FREQUENCY

## Typical Performance Curves (Continued)



FIGURE 13. HARMONIC DISTORTION vs OUTPUT VOLTAGE


FIGURE 14. HARMONIC DISTORTION vs LOAD RESISTANCE


10ns/DIV
FIGURE 16. SMALL SIGNAL TRANSIENT RESPONSE


FIGURE 15. HARMONIC DISTORTION vs FREQUENCY


10ns/DIV
FIGURE 17. LARGE SIGNAL TRANSIENT RESPONSE

## Typical Performance Curves (Continued)



FIGURE 18. ENABLED RESPONSE


FIGURE 20. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE


FIGURE 19. DISABLED RESPONSE


FIGURE 21. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

## Simplified Schematic



## Description of Operation and Application Information

## Product Description

The EL5172 is a low-power, wideband, differential to single-ended amplifier. The EL5172 is internally compensated for closed loop gain of +1 or greater. Connected in gain of 1 and driving a $500 \Omega$ load, the EL5172 has a -3 dB bandwidth of 250 MHz . Driving a $150 \Omega$ load at gain of 2 , the bandwidth is about 50 MHz . The bandwidth at the REF input is about 450 MHz . The EL5172 is available with a power-down feature to reduce the power while the amplifier is disabled.

## Input, Output and Supply Voltage Range

The EL5172 is designed to operate with a single supply voltage of 5 V to 10 V or split supplies with its total voltage from 5 V to 10 V . The amplifier has an input common mode voltage range from -4.3 V to 3.3 V for $\pm 5 \mathrm{~V}$ supply. The differential mode input range (DMIR) between the two inputs is about from -2.3 V to +2.3 V . The input voltage range at the REF pin is from -3.6 V to 3.3 V . If the input common mode or differential mode signal is outside the above-specified ranges, it will cause the output signal to be distorted.

The output of the EL5172 can swing from -3.8 V to 3.6 V at $500 \Omega$ load at $\pm 5 \mathrm{~V}$ supply. As the load resistance becomes lower, the output swing is reduced respectively.

## Overall Gain Settings

The gain setting for the EL5172 is similar to the conventional operational amplifier. The output voltage is equal to the difference of the inputs plus $\mathrm{V}_{\text {REF }}$ and then times the gain, as expressed in Equation 1.
$\mathrm{V}_{\mathrm{O}}=\left(\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\mathrm{IN}^{-}}+\mathrm{V}_{\mathrm{REF}}\right) \times\left(1+\frac{\mathrm{R}_{\mathrm{F}}}{\mathrm{R}_{\mathrm{G}}}\right)$


FIGURE 22.

## Choice of Feedback Resistor and Gain Bandwidth Product

For applications that require a gain of +1 , no feedback resistor is required; just short the OUT pin to the FB pin. For gains greater than +1 , the feedback resistor forms a pole with the parasitic capacitance at the inverting input. As this
pole becomes smaller, the amplifier's phase margin is reduced. This causes ringing in the time domain and peaking in the frequency domain. Therefore, $R_{F}$ has some maximum value that should not be exceeded for optimum performance. If a large value of $R_{F}$ must be used, a small capacitor in the few Pico farad range in parallel with $R_{F}$ can help to reduce the ringing and peaking at the expense of reducing the bandwidth.

The bandwidth of the EL5172 depends on the load and the feedback network. $R_{F}$ and $R_{G}$ appear in parallel with the load for gains other than +1 . As this combination gets smaller, the bandwidth falls off. Consequently, $R_{F}$ also has a minimum value that should not be exceeded for optimum bandwidth performance. For a gain of $+1, R_{F}=0$ is optimum. For the gains other than +1, optimum response is obtained with $R_{F}$ between $500 \Omega$ to $1 \mathrm{k} \Omega$. For $A_{V}=2$ and $R_{F}=R_{G}=$ $1 \mathrm{k} \Omega$, the BW is about 80 MHz and the frequency response is very flat.

The EL5172 has a gain bandwidth product of 100 MHz . For gains $\geq 5$, its bandwidth can be predicted using Equation 2 :

Gain $\times$ BW $=100 \mathrm{MHz}$

## Driving Capacitive Loads and Cables

The EL5172 can drive 56pF capacitance in parallel with $500 \Omega$ load to ground with 4 dB of peaking at a gain of +1 . If less peaking is desired in applications, a small series resistor (usually between $5 \Omega$ to $50 \Omega$ ) can be placed in series with each output to eliminate most peaking. However, this will reduce the gain slightly. If the gain setting is greater than 1 , the gain resistor $R_{G}$ can then be chosen to make-up for any gain loss which may be created by the additional series resistor at the output.

When used as a cable driver, double termination is always recommended for reflection-free performance. For those applications, a back-termination series resistor at the amplifier's output will isolate the amplifier from the cable and allow extensive capacitive drive. However, other applications may have high capacitive loads without a back-termination resistor. Again, a small series resistor at the output can help to reduce peaking.

## Disable/Power-Down

The EL5172 can be disabled and its outputs placed in a high impedance state. The turn-off time is about $1.4 \mu \mathrm{~s}$ and the turn-on time is about 150 ns . When disabled, the amplifier's supply current is reduced to $80 \mu \mathrm{~A}$ for $\mathrm{I}_{\mathrm{S}^{+}}$and $120 \mu \mathrm{~A}$ for $\mathrm{I}_{\mathrm{S}^{-}}$ typically, thereby effectively eliminating the power consumption. The amplifier's power-down can be controlled by standard CMOS signal levels at the ENABLE pin. The applied logic signal is relative to $\mathrm{V}_{\mathrm{S}^{+}}$pin. Letting the $\overline{\mathrm{EN}}$ pin float or applying a signal that is less than 1.5 V below $\mathrm{V}_{\mathrm{S}^{+}}$ enables the amplifier. The amplifier will be disabled when the signal at $\overline{\mathrm{EN}}$ pin is above $\mathrm{V}_{S^{+}}-0.5 \mathrm{~V}$. If a TTL signal controls
the enabled/disabled function, Figure 23 could be used to convert the TTL signal to CMOS signal.


FIGURE 23.

## Output Drive Capability

The EL5172 has internal short-circuit protection. Its typical short-circuit current is $\pm 95 \mathrm{~mA}$. If the output is shorted indefinitely, the power dissipation could easily increase such that the part will be destroyed. Maximum reliability is maintained if the output current never exceeds $\pm 60 \mathrm{~mA}$. This limit is set by the design of the internal metal interconnections.

## Power Dissipation

With the high output drive capability of the EL5172, it is possible to exceed the $+135^{\circ} \mathrm{C}$ absolute maximum junction temperature under certain load current conditions.
Therefore, it is important to calculate the maximum junction temperature for the application to determine if the load conditions or package types need to be modified for the amplifier to remain in the safe operating area.

The maximum power dissipation allowed in a package is determined according to Equation 3 :
$P D_{\text {MAX }}=\frac{T_{J M A X}-T_{\text {AMAX }}}{\Theta_{J A}}$

- $\mathrm{T}_{\mathrm{JMAX}}=$ Maximum junction temperature
- TAMAX $=$ Maximum ambient temperature
- $\theta_{\mathrm{JA}}=$ Thermal resistance of the package

Assuming the REF pin is tied to GND for $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ application, the maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or:

For sourcing, use Equation 4:
$P D_{\text {MAX }}=V_{S} \times I_{\text {SMAX }}+\left(V_{S}+-V_{\text {OUT }}\right) \times \frac{V_{\text {OUT }}}{R_{\text {LOAD }}}$

For sinking, use Equation 5:

$$
\begin{equation*}
\mathrm{PD}_{\mathrm{MAX}}=\mathrm{V}_{\mathrm{S}} \times \mathrm{I}_{\mathrm{SMAX}}+\left(\mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{S}^{-}}\right) \times \mathrm{I}_{\text {LOAD }} \tag{EQ.5}
\end{equation*}
$$

Where:

- $\mathrm{V}_{\mathrm{S}}=$ Total supply voltage
- ISMAX $=$ Maximum quiescent supply current
- $\mathrm{V}_{\text {OUT }}=$ Maximum output voltage of the application
- $R_{\text {LOAD }}=$ Load resistance
- I LOAD = Load current

By setting the two $\mathrm{PD}_{\text {MAX }}$ equations equal to each other, we can solve the output current and $\mathrm{R}_{\text {LOAD }}$ to avoid the device overheat.

## Power Supply Bypassing and Printed Circuit Board Layout

As with any high frequency device, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as short as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, where the $\mathrm{V}_{\mathrm{S}^{-}}$pin is connected to the ground plane, a single $4.7 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor from $\mathrm{V}_{\mathrm{S}^{+}}$ to GND will suffice. This same capacitor combination should be placed at each supply pin to ground if split supplies are to be used. In this case, the $\mathrm{V}_{\mathrm{S}^{-}}$pin becomes the negative supply rail.

For good AC performance, parasitic capacitance should be kept to a minimum. Use of wire wound resistors should be avoided because of their additional series inductance. Use of sockets should also be avoided if possible. Sockets add parasitic inductance and capacitance that can result in compromised performance. Minimizing parasitic capacitance at the amplifier's inverting input pin is very important. The feedback resistor should be placed very close to the inverting input pin. Strip line design techniques are recommended for the signal traces.

## Typical Applications



FIGURE 24. TWISTED PAIR CABLE RECEIVER


FIGURE 25. COMPENSATED LINE RECEIVER


FIGURE 26. Single Supply Operation

As the signal is transmitted through a cable, the high frequency signal will be attenuated. One way to compensate for this loss is to boost the high frequency gain at the receiver side.

## Level Shifter and Signal Summer

The EL5172 contains two pairs of differential pair input stages, which make sure that the inputs are all high impedance inputs. To take advantage of the two high impedance inputs, the EL5172 can be used as a signal summer to add two signals together. One signal can be applied to VIN+, the second signal can be applied to REF and $\mathrm{V}_{\mathrm{IN}^{-}}$is ground. The output is equal to Equation 6:
$\mathrm{V}_{\mathrm{O}}=\left(\mathrm{V}_{\mathrm{IN}^{+}}+\mathrm{V}_{\mathrm{REF}}\right) \times$ Gain

Also, the EL5172 can be used as a level shifter by applying a level control signal to the REF input.

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :---: | :--- |
| Jul 30, 2020 | 12.00 | Added Related Literature section. <br> Removed EL5372 information from datasheet. <br> Updated Ordering Information table by adding tape and reel information and updating notes. <br> Added Figure 27. <br> Removed About Intersil section. |
| Aug 11,2015 | 11.00 | Updated Ordering Information table on page 2. |

## Package Outline Drawings

M8.15E
8 Lead Narrow Body Small Outline Plastic Package
Rev 0, 08/09




DETAIL "A"

NOTES:

1. Dimensions are in millimeters

Dimensions in ( ) for Reference Only
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side
5. The pin \#1 identifier may be either a mold or mark feature.
6. Reference to JEDEC MS-012.

M8.118A
8 Lead Mini Small Outline Plastic Package (MSOP) Rev 0, 9/09


TOP VIEW


SIDE VIEW 1


TYPICAL RECOMMENDED LAND PATTERN


DETAIL "X"

NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSE Y14.5m-1994.
3. Plastic or metal protrusions of $\mathbf{0 . 1 5 m m}$ max per side are not included.
4. Plastic interlead protrusions of 0.25 mm max per side are not included.
5. Dimensions "D" and "E1" are measured at Datum Plane "H".
6. This replaces existing drawing \# MDP0043 MSOP 8L.

# IMPORTANT NOTICE AND DISCLAIMER 

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

