## **General Description**

The RT7737 series are enhanced high efficient PWM flyback controller with proprietary SmartJitter<sup>TM</sup> technology. The innovative SmartJitter<sup>TM</sup> technology not only reduces the EMI emissions of SMPS when the system enters burst switching green mode, but also eliminates the output jittering ripple. Also, the RT7737 series feature programmable burst switching green mode and burst mode level for adopting different application requirements to optimize the product performance. To meet the stringent trend toward performance, the RT7737 series are the best choice for product designers.

The RT7737 is available in SOT-23-6 package. It is a current mode PWM controller providing comprehensive protection functions, including an input Under-Voltage Lockout (UVLO), a VDD Over-Voltage Protection (OVP), an Over-Load Protection (OLP), a Secondary Rectifier Sort Protection (SRSP), a CS pin open protection and a cycle-by-cycle current limit. With the above features, the RT7737 is a cost-effective and compact solution for AC/DC products.

### Features

- Proprietary SmartJitter<sup>™</sup> Technology
  - ▶ Reducing EMI Emissions of SMPS
  - ► Output Jittering Ripple Elimination
- Programmable Burst Switching Green Mode
   Level

**RT7737** 

- Programmable Burst Mode Level
- Accurate Over Load Protection
- Driver Capability : 200mA/-300mA
- High Noise Immunity

### Applications

- Switching AC/DC Adaptor
- DVD Open Frame Power Supply
- Set-Top Box (STB)
- ATX Standby Power
- TV/Monitor Standby Power
- PC Peripherals
- NB Adaptor







### **Ordering Information**

### RT7737 Package Type E : SOT-23-6 Lead Plating System G : Green (Halogen Free and Pb Free)

-RT7737 Version (Refer to Version Table)

### Note :

Richtek products are :

- ► RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ► Suitable for use in SnPb or Pb-free soldering processes.

## **Marking Information**



RT7737HGE



0T= : Product Code DNN : Date Code

## **RT7737 Version Table**

| Version               | RT7737G       | RT7737L       | RT7737A | RT7737H       |
|-----------------------|---------------|---------------|---------|---------------|
| Frequency (fosc)      | 65kHz         | 65kHz         | 65kHz   | 100kHz        |
| OLP Delay Time @ fosc | 55ms          | 55ms          | 28ms    | 36ms          |
| Internal OVP          | Auto Recovery | Latch         | Latch   | Auto Recovery |
| OLP & SRSP            | Auto Recovery | Auto Recovery | Latch   | Auto Recovery |
| BURST Pin High        | Latch         | Latch         | Latch   | Latch         |
| BURST Pin Low         | Auto Recovery | Auto Recovery | Latch   | Auto Recovery |

## **Pin Configurations**





SOT-23-6



## **Functional Pin Description**

| Pin No. | Pin Name | Pin Function                                                                                                                                  |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | GND      | Ground of the Controller.                                                                                                                     |
| 2       | СОМР     | Feedback Voltage Input. Connect an opto-coupler to close the control loop and achieve output voltage regulation.                              |
| 3       | BURST    | Burst Mode Level Setting.                                                                                                                     |
| 4       | CS       | Current Sense Input. The current sense resistor between this pin and GND is used for current limit setting.                                   |
| 5       | VDD      | Supply Voltage Input. The controller will be enabled when VDD exceeds $V_{TH\_ON}$ and disabled when VDD decreases lower than $V_{TH\_OFF}$ . |
| 6       | GATE     | Gate Driver Output for External Power MOSFET.                                                                                                 |

## **Function Block Diagram**



### Operation

### **Burst Switching Green Mode**

The burst mode is designed to reduce switching loss at light load condition. When the output load gets light, the COMP voltage drops and reaches V<sub>BURL</sub>, the controller will cease switching. After the output voltage drops and the COMP voltage goes up to V<sub>BURH</sub>, the controller will resume switching.

### **VDD Holdup Mode**

The RT7737 provides a unique operation mode at almost no load condition named VDD holdup mode. Under the VDD holdup mode, the RT7737 forces PWM switching to maintain V<sub>DD</sub> voltage between V<sub>DD</sub> ET and V<sub>DD\_ED</sub>. The benefit of the VDD holdup mode is to avoid the V<sub>DD</sub> drops to V<sub>TH OFF</sub> due to the long burst mode period at no load or load transient moment. Therefore, this function makes bias winging design and transient design easier and compacter.

### Oscillator

The oscillator runs at 65kHz and features frequency jittering function. The saw-tooth slope compensation, maximum duty cycle pulse and over-load protection slope are built-in. Its jitter depth is proportion of oscillator frequency where  $\Delta f$  is frequency jittering range, and TJIT is frequency jittering period.

### Leading Edge Blanking (LEB)

To prevent unexpectedly gate switching interruption from the initial spike on CS pin, the LEB delay is designed to block this spike at the beginning of gate switching.

### **Gate Driver**

A totem pole gate driver is designed to meet both EMI and efficiency requirements in low power applications. An internal pull-low circuit is activated after pretty low V<sub>DD</sub> to prevent external MOSFET from accidentally turning on during UVLO.

### **Programmable Burst Switching Green Mode Level**

The burst switching green mode level can be set by connecting a recommended resistor between the CS pin and the current sense resistor.

### BURST Pin – Programmable Burst Mode Level

The burst mode level can be set by connecting a recommended resistor on the BURST pin and GND to decide the burst mode threshold.

### **Over-Load Protection**

In over-load conditions, current limit for a long time will lead to system thermal stress problem. To further protect the system, the RT7737 is designed with a proprietary prolonged turn-off period during hiccup. The power loss and temperature during OLP are averaged to an acceptable level over the ON/OFF cycle.

### **CS Pin Open Protection**

When the CS pin is opened, the controller will shut down after a few cycles.

### Internal VDD Over-Voltage Protection

Output voltage can be roughly sensed by the VDD pin. If the sensed voltage reaches VOVP threshold, the controller shuts down after deglitch delay.

### Feedback Open or Opto-Coupler Short

If the output voltage feedback loop is open or the opto-coupler is shorted, the OVP/OLP function will be triggered depending on which one occurs first.

### Secondary Rectifier Short Protection

The current spike during secondary rectifier short test is extremely high because of the saturated main transformer. Meanwhile, the transformer acts like a leakage inductance. During high line, the current in power MOSFET is sometimes too high in OLP delay time. To offer better and easier protection design, the RT7737 shuts down after a few of cycles before fuse is impacted.

### **Output Short Protection**

The RT7737 implements output short protection by detecting GATE width and delay time. It can minimize the power loss and temperature during output short, especially at high line input voltage.

Copyright © 2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation www.richtek.com DS7737-00

## Absolute Maximum Ratings (Note 1)

| Supply Input Voltage, VDD to GND                                 | -0.3V to 30V   |
|------------------------------------------------------------------|----------------|
| • GATE to GND                                                    | -0.3V to 16.5V |
| • BURST, COMP, CS to GND                                         | -0.3V to 6.5V  |
| <ul> <li>Power Dissipation, PD @ T<sub>A</sub> = 25°C</li> </ul> |                |
| SOT-23-6 0.                                                      | ).38W          |
| Package Thermal Resistance (Note 2)                              |                |
| SOT-23-6, θJA 20                                                 | 260.7°C/W      |
| Junction Temperature 1                                           | 150°C          |
| Lead Temperature (Soldering, 10 sec.) 2                          | 260°C          |
| Storage Temperature Range                                        | –65°C to 150°C |
| • ESD Susceptibility (Note 3)                                    |                |
| HBM (Human Body Model) 2.                                        | 2.5kV          |
| MM (Machine Model) 29                                            | 250V           |

## Recommended Operating Conditions (Note 4)

| Supply Input Voltage, VDD               | 12V to 25V                   |
|-----------------------------------------|------------------------------|
| Recommended Resistance on the BURST Pin | 10k $\Omega$ to 60k $\Omega$ |
| Junction Temperature Range              | –40°C to 125°C               |
| Ambient Temperature Range               | –40°C to 85°C                |

## **Electrical Characteristics**

( $V_{DD}$  = 15V,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                                        | Symbol             | Test Conditions          | Min  | Тур  | Max  | Unit |  |  |
|--------------------------------------------------|--------------------|--------------------------|------|------|------|------|--|--|
| VDD Section                                      | VDD Section        |                          |      |      |      |      |  |  |
| V <sub>DD</sub> Over-Voltage Protection<br>Level | Vovp               |                          | 26   | 27   | 28   | V    |  |  |
| V <sub>DD</sub> Zener Clamp                      | Vz                 |                          | 29   |      |      | V    |  |  |
| On Threshold Voltage                             | Vth_on             | RT7737G/L/H              | 12.5 | 13.5 | 14.5 | V    |  |  |
|                                                  |                    | RT7737A                  | 14.5 | 15.5 | 16.5 |      |  |  |
| Off Threshold Voltage                            | Vth_off            |                          | 8.5  | 9    | 9.5  | V    |  |  |
| V <sub>DD</sub> Holdup Mode Entry Point          | V <sub>DD_ET</sub> | V <sub>COMP</sub> < 1.3V | 9.5  | 10   | 10.5 | V    |  |  |
| V <sub>DD</sub> Holdup Mode Ending<br>Point      | V <sub>DD_ED</sub> | V <sub>COMP</sub> < 1.3V | 10   | 10.5 | 11   | V    |  |  |
| Latch-off Clamping Voltage                       | V <sub>DD_LH</sub> |                          |      | 6    |      | V    |  |  |
| Threshold Voltage for Latch-off Release          | Vlh_off            |                          |      | 5.5  |      | V    |  |  |

Preliminary



| RIGHTER                                             |                                                                           | T Tellininary                                                   |                                   |      |      |      |      |
|-----------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------|------|------|------|------|
| Parameter                                           | Symbol                                                                    | Test Conditions                                                 |                                   | Min  | Тур  | Max  | Unit |
| Oleveland Oleveral                                  |                                                                           | VDD < VTH_ON - 0.1V ,                                           | RT7737G/L/H                       |      | 5    | 10   | •    |
| Start-up Current                                    | IDD_ST                                                                    | $T_A = -40^{\circ}C$ to $85^{\circ}C$                           | RT7737A                           |      | 5    | 12   | μA   |
| Latah aff One mating Ourseast                       |                                                                           | -                                                               | RT7737G/L/H                       |      |      | 10   | μA   |
| Latch-off Operating Current                         | I <sub>DD_LH</sub>                                                        | $T_A = -40^{\circ}C$ to $85^{\circ}C$                           | RT7737A                           |      |      | 12   |      |
| Operating Supply Current                            | IDD_OP1                                                                   | GATE pin open , VCOM                                            | GATE pin open , $V_{COMP} = 2.5V$ |      | 1    |      | ~    |
| Operating Supply Current                            | IDD_OP2                                                                   | GATE pin open , $V_{COMP} = 1.7V$                               |                                   |      | 0.9  |      | mA   |
| IDD Sinking Current                                 | IDD_ARP                                                                   | During entering auto reprotection, $T_A = -40^{\circ}C^{\circ}$ |                                   | 350  | 550  | 750  | μA   |
| Oscillator Section                                  |                                                                           |                                                                 |                                   |      |      |      |      |
| Normal DW/M Fraguenov                               | face                                                                      |                                                                 | RT7737G/L/A                       | 60   | 65   | 70   | kHz  |
| Normal PWM Frequency                                | fosc                                                                      | VCOMP > VBS_ET                                                  | RT7737H                           | 92   | 100  | 108  | КПД  |
| Maximum Duty Cycle                                  | DCY <sub>max</sub>                                                        |                                                                 |                                   | 70   | 75   | 80   | %    |
| Minimum Burst Switching                             | frank                                                                     | Vcomp < Vbs ed                                                  | RT7737G/L/A                       | 18.5 | 22   | 25.5 | kHz  |
| Frequency                                           | fbs_min                                                                   | VCOMP < VBS_ED                                                  | RT7737H                           | 20   | 25   | 30   | КПД  |
| PWM Frequency Jittering<br>Range                    | Δf                                                                        |                                                                 |                                   |      | ±6   |      | %    |
| PWM Frequency Jittering                             | $T_{JIT} \qquad \frac{f_{OSC} = 65 \text{kHz}}{f_{OSC} = 100 \text{kHz}}$ |                                                                 |                                   | 16   |      |      |      |
| Period                                              |                                                                           |                                                                 |                                   |      | 10.4 |      | ms   |
| Frequency Variation Versus VDD Deviation            | fdv                                                                       | V <sub>DD</sub> = 9V to 23V                                     |                                   |      |      | 2    | %    |
| Frequency Variation Versus<br>Temperature Deviation | f <sub>DT</sub>                                                           | $T_A = -30^{\circ}C$ to $105^{\circ}C$                          |                                   |      |      | 5    | %    |
| COMP Input Section                                  |                                                                           |                                                                 |                                   |      |      |      |      |
| Open Loop Voltage                                   | VCOMP_OP                                                                  | COMP pin open                                                   |                                   | 5    | 5.2  | 5.4  | V    |
| Short Circuit Current of COMP                       | IZERO                                                                     | VCOMP = 0V                                                      |                                   | 0.24 | 0.29 | 0.34 | mA   |
|                                                     |                                                                           | fosc = 65kHz                                                    | RT7737G/L                         |      | 55   |      |      |
| Delay Time of COMP<br>Open-loop Protection          | T <sub>OLP</sub>                                                          | f <sub>OSC</sub> = 65kHz                                        | RT7737A                           |      | 28   |      | ms   |
|                                                     |                                                                           | f <sub>OSC</sub> = 100kHz                                       | RT7737H                           |      | 36   |      |      |
|                                                     |                                                                           | $R_{CS_{RC}} = 750\Omega$                                       |                                   |      | 2.75 |      |      |
|                                                     |                                                                           | $R_{CS_RC} = 510\Omega$                                         |                                   |      | 2.65 |      | V    |
| Burst Switching Green Mode<br>Entry Voltage         | Vbs_et                                                                    | Rcs_rc = 330Ω                                                   |                                   |      | 2.55 |      |      |
|                                                     |                                                                           | R <sub>CS_RC</sub> = 200Ω                                       |                                   |      | 2.45 |      |      |
|                                                     |                                                                           | $R_{CS_{RC}} = 100\Omega$                                       |                                   |      | 2.35 |      |      |
|                                                     |                                                                           | $R_{CS_{RC}} = 750\Omega$                                       |                                   |      | 2.35 |      | V    |
|                                                     |                                                                           | $R_{CS_{RC}} = 510\Omega$ $V_{BS_{ED}} R_{CS_{RC}} = 330\Omega$ |                                   |      | 2.25 |      |      |
| Burst Switching Green Mode<br>Ending Voltage        | Vbs_ed                                                                    |                                                                 |                                   |      | 2.15 |      |      |
|                                                     |                                                                           | $R_{CS_{RC}} = 200\Omega$                                       |                                   |      | 2.05 |      |      |
|                                                     |                                                                           | $R_{CS_{RC}} = 100\Omega$                                       |                                   |      | 1.95 |      |      |

 Copyright © 2014 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation

 www.richtek.com
 DS7737-00
 September
 2014



|                                           |                       |                                    |                             | 000000 | 2014 - HAR | ( <u>18</u> 1 (192) | 1. 300 000 |
|-------------------------------------------|-----------------------|------------------------------------|-----------------------------|--------|------------|---------------------|------------|
| Parameter                                 | Symbol                | Те                                 | est Conditions              | Min    | Тур        | Max                 | Unit       |
| Delay Time of Output Short                | <b>-</b>              | RT7737G/L/A                        | A; f <sub>OSC</sub> = 65kHz |        | 8          |                     |            |
| Protection                                | TD_OSP                | RT7737H; f <sub>OSC</sub> = 100kHz |                             |        | 5.2        |                     | ms         |
| Current Sense Section                     |                       |                                    |                             | •      |            |                     |            |
| Maximum Current Limit                     | V <sub>CS_MAX</sub>   | (Note 6)                           |                             | 1.05   | 1.1        | 1.15                | V          |
| Leading Edge Blanking Time                | T <sub>LEB</sub>      | (Note 5)                           |                             | 250    | 400        | 550                 | ns         |
| Internal Propagation Delay<br>Time        | T <sub>PD</sub>       | (Note 5)                           |                             |        | 100        |                     | ns         |
| Minimum On-Time                           | T <sub>ON_MIN</sub>   |                                    |                             | 350    | 500        | 650                 | ns         |
|                                           | N (                   | RT7737G/L/A                        | A (Note 6)                  | 1.9    | 2          | 2.1                 |            |
| SRSP Threshold Voltage                    | Vsrsp_th              | RT7737H (Note 6)                   |                             | 2.5    | 2.6        | 2.7                 | V          |
| Detection On-Time of Output               | <b>-</b>              | fosc = 65kHz                       |                             | 0.9    | 1.1        | 1.3                 |            |
| Short Protection                          |                       | f <sub>OSC</sub> = 100kHz          |                             | 0.5    | 0.65       | 0.8                 | μS         |
| GATE Section                              |                       |                                    |                             | •      |            |                     |            |
| Rising Time                               | T <sub>R</sub>        | $C_L = 1nF$                        |                             |        | 250        |                     | ns         |
| Falling Time                              | T <sub>F</sub>        | $C_L = 1nF$                        | $C_L = 1nF$                 |        | 40         |                     | ns         |
| Gate Output Clamping Voltage              | VCLAMP                | V <sub>DD</sub> = 23V              |                             |        | 14         |                     | V          |
| BURST Pin                                 |                       |                                    |                             | •      |            |                     |            |
| High-Level Threshold Voltage              | V <sub>H_TH</sub>     |                                    |                             | 2.95   | 3          | 3.05                | V          |
| Low-Level Threshold Voltage               | Vl_th                 |                                    |                             | 0.25   | 0.3        | 0.35                | V          |
|                                           |                       | R <sub>BS</sub> = 60kΩ             |                             |        | 1.65       |                     | V          |
| Burst Mode Entry Voltage                  | VBURST_ET             | R <sub>BS</sub> = 10kΩ             |                             |        | 1.15       |                     |            |
| Burst Mode Ending Voltage                 | VBURST_ED             | $R_{BS} = 60 k\Omega$              | VBURST ED =                 |        | 1.85       |                     |            |
|                                           |                       | $R_{BS} = 10 k\Omega$              | VBURST_ET + 0.2V            |        | 1.35       |                     | V          |
| Over-Temperature Protection (OTP) Section |                       |                                    |                             |        |            |                     |            |
| OTP Before Turn On                        | T <sub>OTP_INTH</sub> | Built-in OTP                       | (Note 6)                    |        | 120        |                     | °C         |
| OTP After Turn On                         | TOTP_STTH             | Built-in OTP                       | (Note 6)                    |        | 140        |                     | °C         |
|                                           |                       |                                    |                             |        |            |                     |            |

**Note 1**. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

**Note 2**.  $\theta_{JA}$  is measured in natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

Note 3. Devices are ESD sensitive. Handling precaution is recommended.

Note 4. The device is not guaranteed to function outside its operating conditions.

Note 5. Leading edge blanking time and internal propagation delay time are guaranteed by design.

Note 6. Guaranteed by design.



## **Typical Application Circuit**



## **Typical Operating Characteristics**







Copyright © 2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

10

RICHTEK





125

125



Copyright © 2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

12

## **Application Information**

### SmartJitter<sup>™</sup> Technology

The RT7737 series applies RICHTEK proprietary SmartJitter<sup>TM</sup> technology.

In order to reduce switching loss for lower power consumption during light load or no load, general PWM controllers have green mode function.

The output power equation is :

$$P_{O\_DCM}(V_{COMP}) = \frac{1}{2} \times L_p \times \left(\frac{x_1 \times V_{COMP}}{R_{CS}}\right)^2 \times f_S(V_{COMP}) \times \eta$$

Where L<sub>P</sub> is the magnetizing inductance of the transformer, R<sub>CS</sub> is the current sense resistor, V<sub>COMP</sub> is the feedback voltage of the COMP pin. fs is the switching frequency of the power switch,  $\eta$  is the conversion efficiency, and  $x_1$  is a constant coefficient.

Output power is a function of feedback voltage V<sub>COMP</sub>. Frequency jittering technique is typically used to improve EMI problems in general PWM controllers, and the frequency jittering period is based on PWM switching frequency.

When the system enters green mode, a output power relationship is formed between the feedback voltage

Jittering Freq.

Normal Operating

VCOMP and the PWM switching frequency, and a new stable equilibrium point is eventually reached after back-and-forth adjustments. It is mutually-affected by VCOMP and PWM switching frequency and limits the frequency jittering. As a result, EMI improvement function worsens, as show in Figure 1.

RICHTEK

The innovative SmartJitter<sup>TM</sup> technology not only helps reduce EMI emissions of SMPS when the system enters green mode, but also eliminates output jittering ripple.

### Accurate Over-Load Protection and Tight Current **Limit Tolerance**

Generally, the saw current limit is applied to low cost flyback controllers because of simple design. The RT7737 applies RICHTEK proprietary series technology through well foundry control, design and test/trim mode in final test to make the current limit tolerance tight enough to make design and mass production easier, and it provides accurate over-load protection.

RT773

= 64.61 kHz



- 64 85kHz

**Jittering Freg** 

Figure 1. Frequency Jittering Range During Green Mode : General PWM Controller vs. RT7737

## Preliminary

## **RT7737**

### CS Pin - Programmable Burst Switching Green Mode Level

When the VDD reaches the threshold voltage V<sub>TH\_ON</sub>, the RT7737 starts to operate. Before the GATE starts to operate, the RT7737 sets the burst switching green mode thresholds (V<sub>BS\_ET and V<sub>BS\_ED</sub>) first. The IC provides a sourcing current from CS pin, and the voltage can be calculated as current value times resistance. When the setting voltage is higher, the burst switching green mode entry threshold is higher; when the setting voltage is lower, the burst switching green mode entry threshold is higher. The RT7737 has five burst switching green mode levels as shown in Table 1.</sub>

The 1% or 5% R<sub>CS RC</sub> tolerance should be chosen for burst switching green mode level setting. Designers can use  $R_{CS RC} = 330\Omega$  as initial burst switching green mode level setting, and find the resistance value which make operating frequency most close to f<sub>BS MIN</sub> under highest input voltage and 25% load. The better nominal four loads (100%/75%/50%/25% nominal load) average frequency can be achieved by this design.

Besides achieving optimized average efficiency, for strict limit audio frequency product applications, the programmable burst switching green mode provides five levels for designers to avoid some specific frequencies under specific loads to fulfill product application requirements.

# Table 1. Programmable Burst Switching Green Mode Level Setting

|                                                                                                           | IOUE Level Sellin             | 9                      |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------|-------------------------------|------------------------|--|--|--|--|--|
| Burst Switching Green Mode Setting                                                                        |                               |                        |  |  |  |  |  |
| GATE<br>RT7737<br>CS<br>GND<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS<br>CS |                               |                        |  |  |  |  |  |
| R <sub>CS_RC</sub> (Ω)                                                                                    | <b>V</b> <sub>BS_ET</sub> (V) | V <sub>BS_ED</sub> (V) |  |  |  |  |  |
| 750                                                                                                       | 2.75                          | 2.35                   |  |  |  |  |  |
| 510                                                                                                       | 2.65                          | 2.25                   |  |  |  |  |  |
| 330                                                                                                       | 330 2.55 2.15                 |                        |  |  |  |  |  |
| 200                                                                                                       | 2.45 2.05                     |                        |  |  |  |  |  |
| 100                                                                                                       | 2.35 1.95                     |                        |  |  |  |  |  |

#### **BURST Pin - Programmable Burst Mode Level**

The RT7737 provides a BURST pin to program the burst mode level by connecting a resistor, R<sub>BS</sub>, with a range of  $10k\Omega$  to  $60k\Omega$  between the BURST pin and ground. The voltage on the BURST pin should be between V<sub>L</sub>\_TH and V<sub>H</sub>\_TH for normal operating as shown in Figure 2. Designers can program the burst mode entry voltage V<sub>BURST\_ET</sub> according to Figure 3, and the burst mode ending voltage V<sub>BURST\_ED</sub> = V<sub>BURST\_ET</sub> + 0.2V.

The 1% or 5%  $R_{BS_RC}$  tolerance should be chosen for burst mode level setting. Designers should use  $R_{BS_RC} = 33k\Omega$  as initial burst mode level setting, and adjust burst mode level setting according to power consumption requirement under highest input voltage and no load.

When the R<sub>BS\_RC</sub> is larger, the quicker the IC enters burst mode which means the current is also larger. It turns out that the average frequency decreases under burst mode and the same load conditions. It decreases the switching losses under high input voltage, light load or no load conditions and further decreases power consumption efficiently. On the contrary, When the R<sub>BS\_RC</sub> is smaller, the slower the IC enters burst mode which means the current is also smaller. As a result, the average frequency increases under burst mode and the same load conditions, and it increases the switching losses under high input voltage, light load or no load conditions.

Audio noise is related to frequency and sound intensity, and the human ear can't hear a sound below 17kHz. The minimum frequency, f<sub>BS\_MIN</sub>, of the RT7737 is 22kHz which may not be heard by the human ear. Because of stricter energy regulations and pursuit of green performance, the requirements of light load and no load power consumption are lower and stricter. The RT7737 uses the control method to enter burst mode under light load or no load condition to efficiently decrease the switching losses to lower power consumption. However, the higher R<sub>BS</sub> resistance is not the better. Although it can decrease the average frequency in burst mode, it also increases the cycle-by-cycle current which means the sound intensity is relatively larger. Also, the difference

frequency of burst mode low frequency and the minimum frequency of the RT7737 falls to frequency that is available to human ear, ant it may cause audio noise problem.

As a result, designers should be aware of product audio noise while pursuing lower power consumption.

The advantages of programmable burst mode are that it can not only decreases power consumption under light load and no load conditions but also provides linear entry level setting for those applications which strict frequency limitations have to choose from, or avoid some specific frequencies.

The BURST pin can be used for programmable burst mode level setting and can also act as over-voltage protection or IC on/off control application with external application circuits, as shown in Figure 4 to 6. The application circuit design concept is shown in Figure 2. If the BURST voltage is lower than  $V_{L_TH}$  after deglitch time (30µs, typ.), the controller shuts down and stops switching. The BURST pin features an internal bias current (30µA, typ.). Bypassing the bias current can decrease the voltage on the BURST pin.

The range of the BURST pin series resistance is from  $10k\Omega$  to  $60k\Omega$ . Providing supply current from  $260\mu$ A to  $10\mu$ A from application circuit can raise the voltage on the BUSRT pin. The selection of application circuit components should take component leakage and thermal effect into account.

The programmable burst mode voltage should be between  $V_{L_TH}$  and  $V_{H_TH}$  for normal operation, so the BURST pin cannot be open. If designers want to connect a bypass capacitor to the BURST pin, the capacitance should be less than 1nF.

The difference between the burst switching green mode ending voltage ( $V_{BS\_ED}$ ) and the burst mode ending voltage ( $V_{BURST\_ED}$ ) should be more than 50mV to prevent the burst switching green mode from suddenly dropping to burst mode, causing audio noise.



VBURST



Figure 4. VDD OVP Application Circuit



Figure 5. VDD OVP Application Circuit



Preliminary



Figure 6. Output OVP Application Circuit

### Start-Up Circuit

To minimize power loss, it's recommended to connect the start-up circuit to the bleeding resistors. It's power saving and also could reset latch mode protection



quickly. Figure 7 shows I<sub>DD\_Avg</sub> vs. R<sub>Bleeding</sub> curve. Users can apply this curve to design the adequate bleeding resistors.

In order to prolong turn-off period and minimize the power loss and thermal rising during hiccup, the controller is designed to have smaller sinking current during entering auto-recovery protection,  $I_{DD\_ARP}$ . Therefore, the start-up current at maximum AC line input voltage must be smaller than  $I_{DD\_ARP}$  ( $I_{DD\_ARP(min)} = 350\mu$ A). Otherwise, when the controller enters auto-recovery protection, the VDD capacitor won't be dropped down to  $V_{TH\_OFF}$  by IC's sinking current and then restart. The controller behaves like latch protection or triggers the SCR of VDD.



Figure 7. IDD\_Avg vs. RBleeding Curve

### VDD Discharge Time in Auto Recovery Mode

Figure 8 shows the V<sub>DD</sub> and V<sub>GATE</sub> waveforms during an auto recovery protection (e.g., OLP). In this mode, the start-up resistors, VDD sinking current and VDD decoupling capacitor will affect the restart time. The VDD voltage discharge time  $t_{D_Discharge}$  can be calculated by the following equation :

$$t_{D\_Discharge} = \frac{C_{VDD} \times (V_{DD\_DIS} - V_{TH\_OFF})}{I_{DD\_ARP} - I_{ST}}$$

Where the C<sub>VDD</sub> is the VDD decoupling capacitor, the V<sub>DD\_DIS</sub> is the initial VDD voltage after entering the auto recovery mode, the V<sub>TH\_OFF</sub> (9V typ.) is the falling UVLO voltage threshold of the controller, the I<sub>DD\_ARP</sub> (550 $\mu$ A typ.) is the sinking current of the VDD

pin in the auto recovery mode, and  $\mathsf{I}_{\mathsf{ST}}$  is the start-up current of the power system.

Please note that the start-up current at high input voltage must be smaller than the  $I_{DD\_ARP}$ . Otherwise, the VDD voltage can't reach the  $V_{TH\_OFF}$  to activate the next start-up process after an auto recovery protection. Therefore, the system behavior resembles the behavior of latch mode.



Figure 8. Auto Recovery Mode (e.g., OLP)

### **VDD Holdup Mode**

The VDD holdup mode is only designed to prevent VDD from decreasing to the turn-off threshold voltage, VTH\_OFF, under light load or load transient. Compare to burst mode, the VDD holdup mode brings higher switching. Hence, it is highly recommended that the system should avoid operating at this mode during light load or no load conditions.

### **Output Short Protection**

The RT7737 implements output short protection by detecting GATE width  $T_{ON\_OSP}$  and delay time  $T_{D\_OSP}$ . It can minimize the power loss during output short, especially at high line input voltage.

Because it is hard to distinguish the difference between output short and big capacitance load, circuit design must be careful to make sure GATE width is larger than  $T_{ON}_{OSP}$  ( $T_{ON} > T_{ON}_{OSP(MAX)}$ ) after delay time  $T_{D}_{OSP}$  during start-up.

### **Resistors on GATE Pin**

In Figure 9,  $R_G$  is applied to alleviate ringing spike of gate drive loop in typical application circuits. The value of  $R_G$  must be considered carefully with respect to EMI and efficiency for the system.

The built-in internal discharge resistor  $R_{ID}$  in parallel with GATE pin prevents the MOSFET from any uncertain condition. If the connection between the GATE pin and the Gate of the MOSFET is disconnected, the MOSFET will be false triggered by the residual energy through the Gate-to-Drain parasitic capacitor C<sub>GD</sub> of the MOSFET and the system will be damaged. Therefore, it's highly recommended to add an external discharge-resistor R<sub>ED</sub> connected between the Gate of MOSFET and GND terminals. The energy through the C<sub>GD</sub> is discharged by the external discharge-resistor to avoid MOSFET false triggering.



RICHTEK

Figure 9. Resistors on Gate Pin

### Feedback Resistor

In order to enhance light load efficiency, the loss of the feedback resistor in parallel with photo-coupler is reduced, as shown in Figure 10. Due to small feedback resistor current, shunt regulator selection (e.g. TL-431) and minimum regulation current design must be considered carefully to make sure it's able to regulate under low cathode current.



Figure 10. Feedback Resistor

## Preliminary

### Negative Voltage Spike on Each Pin

Negative voltage (< -0.3V) to the controller pins will cause substrate injection and lead to controller damage or circuit false triggering. For example, the negative spike voltage at the CS pin may come from improper PCB layout or inductive current sense resistor. Therefore, it is highly recommended to add an R-C filter to avoid the CS pin damage, as shown in Figure 11. Proper PCB layout and component selection should be considered during circuit design.



Figure 11. R-C Filter on CS Pin

#### **Over-Temperature Protection (OTP)**

The RT7737 provides OTP function to prevent permanent damage. It is not recommended to apply this function to accurate temperature control.

When the IC turns on, the controller detects around temperature before it starts switching. If the temperature is higher than  $T_{OTP\_INTH}$  (typ. 120°C), the controller triggers OTP, and there is no output signal. If the temperature is lower than  $T_{OTP\_INTH}$ , the controller starts operation and the OTP threshold is automatically set to  $T_{OTP\_STTH}$  (typ. 140°C), which means when the controller starts switching, the OTP threshold is  $T_{OTP\_STTH}$ .

When the controller triggers OTP, the controller will be shut down and cease switching. At the same time,  $V_{DD}$  drops below  $V_{DD}$  off threshold  $V_{TH_OFF}$ , the controller enters hiccup mode. Until the OTP is released, the controller resumes operation.

### Thermal Considerations

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For SOT-23-6 package, the thermal resistance,  $\theta_{JA}$ , is 260.7°C/W on a standard JEDEC 51-3 single-layer thermal test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated by the following formula :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (260.7^{\circ}C/W) = 0.38W$  for SOT-23-6 package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 12 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 12. Derating Curve of Maximum Power Dissipation

 Copyright © 2014 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation

 www.richtek.com
 DS7737-00
 September
 2014

# RICHTEK

### Layout Consideration

A proper PCB layout can abate unknown noise interference and EMI issue in the switching power supply. Please refer to the guidelines when you want to design PCB layout for switching power supply :

- The current path (1) through bulk capacitor, transformer, MOSFET, Rcs returns to bulk capacitor is a high frequency current loop. It must be as short as possible to decrease noise coupling and keep away from other low voltage traces, such as IC control circuit paths, especially.
- The path (2) of the RCD snubber circuit is also a high switching loop. Keep it as small as possible.

- Separate the ground traces of bulk capacitor(a), MOSFET(b), auxiliary winding(c) and IC control circuit(d) for reducing noise, output ripple and EMI issue. Connect these ground traces together at bulk capacitor ground (a). The areas of these ground traces should be large enough.
- Place the bypass capacitor as close to the controller as possible.
- In order to reduce reflected trace inductance and EMI, minimize the area of the loop connecting the secondary winding, output diode and output filter capacitor. In additional, apply sufficient copper area at the anode and cathode terminal of the diode for heatsinking.



Figure 13. PCB Layout Guide



### **Outline Dimension**



| Symbol | Dimensions I | n Millimeters | <b>Dimensions In Inches</b> |       |  |
|--------|--------------|---------------|-----------------------------|-------|--|
| Symbol | Min          | Max           | Min                         | Max   |  |
| А      | 0.889        | 1.295         | 0.031                       | 0.051 |  |
| A1     | 0.000        | 0.152         | 0.000                       | 0.006 |  |
| В      | 1.397        | 1.803         | 0.055                       | 0.071 |  |
| b      | 0.250        | 0.560         | 0.010                       | 0.022 |  |
| С      | 2.591        | 2.997         | 0.102                       | 0.118 |  |
| D      | 2.692        | 3.099         | 0.106                       | 0.122 |  |
| е      | 0.838        | 1.041         | 0.033                       | 0.041 |  |
| Н      | 0.080        | 0.254         | 0.003                       | 0.010 |  |
| L      | 0.300        | 0.610         | 0.012                       | 0.024 |  |

SOT-23-6 Surface Mount Package

## **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.