

### **Features**

- 2.5V to 5.5V Input Voltage Range
- 1A Continuous Output Current
- 1.5MHz Switching Frequency
- LED Open Load Protection
- Built-in Over Current Limit
- Input Over Voltage Protection
- PFM Mode for High Efficiency in Light Load
- Internal Soft-Start

### **Applications**

- LED Drivers
- Industrial Lighting

### **General Description**

- PWM Brightness Control on Enable
- 100mV Low Feedback Voltage
- No Schottky Diode Required
- Over Temperature Protected
- Low Quiescent Current: 40µA
- LED Short Protection
- Available in SOT23-5 package
- -40°C to +85°C Temperature Range
- LED Flashlights
- Digital Still and Video Cameras

The 7010 is a 1A constant current LED driver designed to provide a simple, high efficiency solution for driving high power LEDs. With a 100mV reference voltage feedback control to minimize power dissipation, an external resistor sets the current as needed for driving various types of LEDs. Supply current with no load is 40uA and drops to <1uA in shutdown. The 2.5V to 5.5V input voltage range makes the RY7010 ideally suited for single Li-Ion battery powered applications. 100% duty cycle provides low dropout operation, extending battery life in portable systems. PWM/PFM mode operation provides very low output ripple voltage for noise sensitive applications. Switching frequency is internally set at 1.5MHz, allowing the use of small surface mount inductors and capacitors. Additional features include user accessible CTRL pin for enabling and PWM dimming of LEDs, thermal shutdown, cycle-by-cycle current limit and overcurrent protection.

The RY7010 requires a minimal number of readily available, external components and is available in a space saving SOT23-5 package.

### **Typical Application Circuit**



**Basic Application Circuit** 



### **Pin Description**

### **Pin Configuration**



Top Marking: JM<u>YLL</u> (device code: JM, Y=year code, LL= lot number code)

### **Pin Description**

| Pin | Name | Function                                                                                                                                                                 |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | CTRL | CTRL pin is a multi-functional pin which can be used for enable control and PWM dimming. Should not be left floating.                                                    |
| 2   | GND  | Ground Pin                                                                                                                                                               |
| 3   | SW   | Power Switch Output. It is the switch node connection to Inductor. This pin connects to the drains of the internal P-ch and N-ch MOSFET switches.                        |
| 4   | IN   | Power Supply Input. Must be closely decoupled to GND with a $22\mu$ F or greater ceramic capacitor.                                                                      |
| 5   | FB   | Feedback Reference Voltage Pin. Series connect a resistor $R_S$ between LED and ground as a current sense. Sense the current feedback voltage to set the current rating. |

### Order Information <sup>(1)</sup>

| Marking       | Part No. | Model  | Description                                                                            | Package | T/R Qty. |
|---------------|----------|--------|----------------------------------------------------------------------------------------|---------|----------|
| JM <u>YLL</u> | 70380052 | RY7010 | RY7010 Sync Constant Current LED<br>Driver, 2.5-5.5V, 1A, 1.5MHz, VFB 0.1V,<br>SOT23-5 | SOT23-5 | 3000PCS  |

Note (1): All RYCHIP parts are Pb-Free and adhere to the RoHS directive.



### **Specifications**

### Absolute Maximum Ratings (1) (2)

| Item                                           | Min             | Max  | Unit |
|------------------------------------------------|-----------------|------|------|
| V <sub>IN</sub> voltage                        | -0.3            | 6    | V    |
| EN voltage                                     | -0.3            | 6    | V    |
| SW voltage                                     | -0.3            | 6.3  | V    |
| SW voltage (10ns transient)                    | -5              | 8    | V    |
| FB voltage                                     | -0.3            | 6    | V    |
| Power dissipation <sup>(3)</sup>               | Internally Limi | ited |      |
| Operating junction temperature, T <sub>J</sub> | -40             | 150  | °C   |
| Storage temperature, T <sub>stg</sub>          | -55             | 150  | °C   |
| Lead Temperature (Soldering, 10sec.)           |                 | 260  | °C   |

Note (1): Exceeding these ratings may damage the device.

Note (2): The device is not guaranteed to function outside of its operating conditions.

Note (3): The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_{J(MAX)}$ , the junction-to-ambient thermal resistance,  $R_{\theta JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using:  $P_{D(MAX)} = (T_{J(MAX)} - T_A)/R_{\theta JA}$ . Exceeding the maximum allowable power dissipation causes excessive die temperature, and the regulator goes into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_J=160^{\circ}C$  (typical) and disengages at  $T_J=130^{\circ}C$  (typical).

### **ESD** Ratings

| Item                   | Description                      | Value      | Unit |
|------------------------|----------------------------------|------------|------|
|                        | Human Body Model (HBM)           |            |      |
| V <sub>(ESD-HBM)</sub> | ANSI/ESDA/JEDEC JS-001-2014      | $\pm 2000$ | V    |
|                        | Classification, Class: 2         |            |      |
|                        | Charged Device Mode (CDM)        |            |      |
| V <sub>(ESD-CDM)</sub> | ANSI/ESDA/JEDEC JS-002-2014      | $\pm 200$  | V    |
|                        | Classification, Class: C0b       |            |      |
|                        | JEDEC STANDARD NO.78E APRIL 2016 |            |      |
| I <sub>LATCH-UP</sub>  | Temperature Classification,      | ±150       | mA   |
|                        | Class: I                         |            |      |

### **Recommended Operating Conditions**

| Item                                          | Min | Max | Unit |
|-----------------------------------------------|-----|-----|------|
| Operating junction temperature <sup>(1)</sup> | -40 | 125 | °C   |
| Operating temperature range                   | -40 | 85  | °C   |
| Input voltage V <sub>IN</sub>                 | 2.5 | 5.5 | V    |
| Output current                                | 0   | 1   | А    |

Note (1): All limits specified at room temperature (TA =  $25^{\circ}$ C) unless otherwise specified. All room temperature limits are 100% production tested. All limits at temperature extremes are ensured through correlation using standard



Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

### **Thermal Information**

| Item                  | Description                                              | Value | Unit |
|-----------------------|----------------------------------------------------------|-------|------|
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance <sup>(1)(2)</sup> | 180   | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                | 130   | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                     | 45    | °C/W |
| ΨJT                   | Junction-to-top characterization parameter               | 35    | °C/W |
| ψյв                   | Junction-to-board characterization parameter             | 45    | °C/W |

Note (1): The package thermal impedance is calculated in accordance to JESD 51-7.

Note (2): Thermal Resistances were simulated on a 4-layer, JEDEC board

### Electrical Characteristics <sup>(1)(2)</sup>

| Parameter                         | Conditions                                     | Min.  | Тур.  | Max.  | Unit |
|-----------------------------------|------------------------------------------------|-------|-------|-------|------|
| Input Voltage Range               |                                                | 2.5   |       | 5.5   | V    |
| Supply Current (Quiescent)        | V <sub>CTRL</sub> =High, V <sub>FB</sub> =110% |       | 40    | 80    | μA   |
| Supply Current (Shutdown)         | $V_{CTRL} = 0$ or $CTRL = GND$                 |       | 0.1   | 1.0   | μA   |
| Feedback Voltage                  |                                                | 0.097 | 0.100 | 0.103 | V    |
| High-Side Switch On-Resistance    | I <sub>SW</sub> =100mA                         |       | 300   |       | mΩ   |
| Low-Side Switch On-Resistance     | I <sub>SW</sub> =-100mA                        |       | 200   |       | mΩ   |
| Upper Switch Current Limit        |                                                | 2     |       |       | Α    |
| Over Voltage Protection Threshold |                                                |       | 6     |       | V    |
| Switching Frequency               |                                                |       | 1.5   |       | MHz  |
| Maximum Duty Cycle                | V <sub>FB</sub> =90%                           |       | 100   |       | %    |
| CTRL Rising Threshold             |                                                | 2.5   |       |       | V    |
| CTRL Falling Threshold            |                                                |       |       | 0.8   | V    |
|                                   | Wake up V <sub>IN</sub> Voltage                |       | 2.3   | 2.45  | V    |
| Under-Voltage Lockout Threshold   | Shutdown V <sub>IN</sub> Voltage               | 1.75  | 1.9   |       | V    |
|                                   | Hysteresis V <sub>IN</sub> voltage             |       | 400   |       | mV   |
| Soft Start                        |                                                |       | 1     |       | mS   |
| Thermal Shutdown                  |                                                |       | 160   |       | °C   |
| Thermal Hysteresis                |                                                |       | 30    |       | °C   |

 $V_{IN}$ =5V, T<sub>A</sub>=25°C, unless otherwise specified.

Note (1): MOSFET on-resistance specifications are guaranteed by correlation to wafer level measurements.

Note (2): Thermal shutdown specifications are guaranteed by correlation to the design and characteristics analysis.



### **Typical Performance Characteristics** <sup>(1)(2)</sup>

Note (1): Performance waveforms are tested on the evaluation board.

Note (2):  $V_{IN} = 5V$ ,  $V_{OUT} = 1$  Series 3 Parallel LED,  $T_A = +25^{\circ}C$ , unless otherwise noted.

#### Efficiency vs. Input Voltage

VOUT=1 Series 3 Parallel LED



#### LED Current vs. Input Voltage V<sub>OUT</sub>=1 Series 3 Parallel LED



#### LED Current vs. PWM Duty Cycle

VOUT=1 Series 3 Parallel LED



#### Steady State







#### V<sub>IN</sub> Start-Up

ILED=1A ™K遠行.....



#### VIN Shut-Down

ILED=1A



#### Enable Start-Up

#### VIN=5V, ILED=1A



#### Enable Shut-Down

VIN=5V, ILED=1A





#### **Dimming Operation**



#### Dimming Operation



#### LED+ Short to LED- Entry

V<sub>IN</sub>=5V



#### LED+ Short to LED- SteadyState



#### LED+ Short to LED- Recovery



#### LED+ Short to GND Entry

 $V_{IN}=5V$ 



#### LED+ Short to GND SteadyState



#### LED+ Short to GND Recovery



#### LED+ Short to LED- VIN Up

VIN=5V Tek运行



#### LED+ Short to GND VIN Up



#### Vout Open VIN Up





### **Functional Block Diagram**



#### Block Diagram

### **Functions Description**

### Under-Voltage Lockout (UVLO)

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. When the voltage is higher than UVLO threshold voltage, the device is enabled again.

### **Enable and PWM Dimming**

When the input voltage is above maximal UVLO rising threshold and the CTRL pin is pulled high, the RY7010 is enabled. When the CTRL pin is pulled low, the RY7010 goes into shutdown mode. In shutdown mode, less than  $1\mu$ A input current is consumed. The CTRL pin allows disabling and enabling of the device as well as brightness control of the LEDs by applying a PWM signal up to typically 1kHz. When a PWM signal is applied, the LED current is turned on when the CTRL is high and off when CTRL is pulled low. Changing the PWM duty cycle therefore changes the LED brightness.

### Soft-Start

The RY7010 begins soft start when the CTRL pin is pulled high. at the beginning of the soft start period, the isolation FET is turned on slowly to charge the output capacitor. After the pre-charge phase, the RY7010 starts switching. This is called switching soft start phase. An internal soft start circuit limits the peak inductor current according to the output voltage. The switching soft start phase is about 1ms typically. The soft start function reduces the inrush current during startup.





### Efficiency and Feedback Voltage

The feedback voltage has a direct effect on the converter efficiency. Because the voltage drop across the feedback resistor does not contribute to the output power (LED brightness), the lower the feedback voltage, the higher the efficiency.

### **Current Limit**

The RY7010 uses cycle-by-cycle current limit to protect the internal power switch. During each switching cycle, a current limit comparator detects if the power switch current exceeds 2A (typical), and turns off the switch until the next switching cycle begins.

### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 160°C, it shuts down the whole chip. When the temperature falls below its lower threshold (Typ. 130°C) the chip is enabled again.



### **Applications Information**

### Setting the LED Current

The LED current is controlled by the feedback resistor,  $R_s$ , in the following table. The current through the LEDs is given by the equation  $100 \text{mV/R}_s$ . Following table shows the selection of resistors for a given LED current.

| ILED (A) | $R_{S}(\Omega)$ |
|----------|-----------------|
| 0.1      | 1               |
| 0.2      | 0.5             |
| 0.5      | 0.2             |
| 1        | 0.1             |

 $I_{LED}$  is average LED current.

### **Dimming Control**

For controlling the LED brightness, the RY7010 can perform the dimming control by applying a PWM signal to CTRL pin. The internal soft start and the wide range dimming frequency can eliminate inrush current and audio noise when dimming. The average LED current is proportional to the PWM signal duty cycle. The magnitude of the PWM signal should be higher than the enable voltage of CTRL pin.

### **Inductor Selection**

The recommended value of inductor for most applications are  $2.2\mu$ H. Small size and better efficiency are the major concerns for portable device, such as RY7010 used for mobile phone. When selecting the inductor, the inductor saturation current should be rated as high as the peak inductor current at maximum load, and respectively, maximum LED current.

### **Output Capacitor Selection**

The device is designed to operate with a wide selection of ceramic output capacitors. The selection of the output capacitor value is a trade-off between output voltage ripple and capacitor cost and form factor. In general, capacitor values of  $22\mu$ F up to  $44\mu$ F can be used. For better voltage filtering, ceramic capacitors with low ESR are recommended. X5R and X7R types are suitable because of their wider voltage and temperature ranges.

#### **Input Capacitor Selection**

For good input voltage filtering, low ESR ceramic capacitors are recommended. A  $22\mu$ F ceramic input capacitor is sufficient for most of the applications. For better input voltage filtering and EMI reduction, this value can be increased. The input capacitor should be placed as close as possible to the input pin of the converter.





### PC Board Layout Consideration

PCB layout is very important to achieve stable operation. It is highly recommended to duplicate EVB layout for optimum performance. If change is necessary, please follow these guidelines for reference.

- 1. Keep the path of switching current short and minimize the loop area formed by Input capacitor, high-side MOSFET and low-side MOSFET.
- 2. Bypass ceramic capacitors are suggested to be put close to the  $V_{IN}$  Pin.
- 3. Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the chip as possible.
- 4. V<sub>OUT.</sub> SW away from sensitive analog areas such as FB.

Connect IN, SW, and especially GND respectively to a large copper area to cool the chip to improve thermal performance and long-term reliability.

# RYCHil chip.com EV7010 V1.0 19-09-30 L L L GNE



Bottom Layer

Sample Board Layout

Top Layer



### **Package Description**

SOT23-5



NOTE:

1. CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.

CONTROL DIMENSION IN INCHES, DIMENSION IN BRACKET IS IN MILLIMETERS.
PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.

6. DRAWING IS NOT TO SCALE.