# <span id="page-0-0"></span>**Description**

The 5P49V6965 is a programmable clock generator intended for high-performance consumer, networking, industrial, computing, and data-communications applications. Configurations may be stored in on-chip One-Time Programmable (OTP) memory or changed using I<sup>2</sup>C interface. This is Renesas' sixth generation of programmable clock technology (VersaClock 6E).

The frequencies are generated from a single reference clock. The reference clock can come from one of the two redundant clock inputs. A glitchless manual switchover function allows one of the redundant clocks to be selected during normal operation.

Two select pins allow up to four different configurations to be programmed and accessible using processor GPIOs or bootstrapping. The different selections may be used for different operating modes (full function, partial function, partial power-down), regional standards (US, Japan, Europe) or system production margin testing. The device may be configured to use one of two I<sup>2</sup>C addresses to allow multiple devices to be used in a system.

# <span id="page-0-1"></span>Typical Applications

- **Ethernet switch/router**
- PCI Express 1.0 / 2.0 / 3.0 / 4.0 Spread Spectrum on
- PCI Express 1.0 / 2.0 / 3.0 / 4.0 / 5.0 Spread Spectrum off
- Broadcast video/audio timing
- Multi-function printer
- Processor and FPGA clocking
- Any-frequency clock conversion
- MSAN/DSLAM/PON
- Fiber Channel, SAN
- Telecom line cards
- Laser distance sensing

# <span id="page-0-3"></span>Block Diagram

## <span id="page-0-2"></span>Features

- Flexible 1.8V, 2.5V, 3.3V power-rails
- High-performance, low phase noise PLL, < 0.5ps RMS typical phase jitter on outputs
- Four banks of internal OTP memory
	- In-system or factory programmable
	- 2 select pins accessible with processor GPIOs or bootstrapping
- $\cdot$  I<sup>2</sup>C serial programming interface
	- 0xD0 or 0xD4 I2C address options allows multiple devices configured in a same system
- Reference LVCMOS output clock
- Four universal output pairs individually configurable:
	- Differential (LVPECL, LVDS or HCSL)
	- 2 single-ended (2 LVCMOS in-phase or 180 degrees out of phase)
	- I/O  $V_{DD}$ s can be mixed and matched, supporting 1.8V (LVDS and LVCMOS), 2.5V, or 3.3V
- Output frequency ranges:
	- LVCMOS clock outputs: 1kHz to 200MHz
	- LVDS, LVPECL, HCSL differential clock outputs: 1kHz to 350MHz
- Redundant clock inputs with manual switchover
- Programmable output enable or power-down mode
- Available in  $4 \times 4$  mm 24-VFQFPN package
- -40° to +85°C industrial temperature operation



# **Contents**



# <span id="page-2-0"></span>Pin Assignments





# <span id="page-2-1"></span>Pin Descriptions

#### Table 1. Pin Descriptions



## Table 1. Pin Descriptions (Cont.)



# <span id="page-4-0"></span>Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the device at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

### Table 2. Absolute Maximum Ratings



# <span id="page-4-1"></span>Thermal Characteristics

## Table 3. Thermal Characteristics



# <span id="page-4-2"></span>Recommended Operating Conditions

#### Table 4. Recommended Operating Conditions



# <span id="page-5-0"></span>Electrical Characteristics

## <span id="page-5-1"></span>Table 5. Current Consumption

V<sub>DDA</sub>, V<sub>DDD</sub>, V<sub>DDO0</sub> = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, T<sub>A</sub> = -40°C to +85°C.



 $1_{\text{DDCORE}} = I_{\text{DDA}} + I_{\text{DDD}}.$ 

<sup>2</sup> Measured into a 5" 50Ω trace. See Test Loads section for more details.

<sup>3</sup> Single CMOS driver active.

### <span id="page-6-0"></span>Table 6. AC Timing Characteristics

V<sub>DDA</sub>, V<sub>DDD</sub>, V<sub>DDO0</sub> = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, T<sub>A</sub> = -40°C to +85°C unless stated otherwise.



 $1$  Practical lower frequency is determined by loop filter settings.

 $^2$  A slew rate of 2.75V/ns or greater should be selected for output frequencies of 100MHz or higher.

 $3$  Duty cycle is only guaranteed at maximum slew rate settings.

<sup>4</sup> Actual PLL lock time depends on the loop configuration.

<sup>5</sup> Includes loading the configuration bits from EPROM to PLL registers. It does not include EPROM programming/write time.

 $^6$  Power-up with temperature calibration enabled; contact Renesas if shorter lock-time is required in system.

### Table 7. General Input Characteristics



V<sub>DDA</sub>, V<sub>DDD</sub>, V<sub>DDO0</sub> = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, T<sub>A</sub> = -40°C to +85°C unless stated otherwise.

### Table 8. CLKIN Electrical Characteristics

V<sub>DDA</sub>, V<sub>DDD</sub>, V<sub>DDO0</sub> = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, T<sub>A</sub> = -40°C to +85°C unless stated otherwise.



#### <span id="page-8-0"></span>Table 9. Electrical Characteristics – CMOS Outputs

V<sub>DDA</sub>, V<sub>DDD</sub>, V<sub>DDO0</sub> = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, T<sub>A</sub> = -40°C to +85°C unless stated otherwise.



### <span id="page-8-1"></span>Table 10. Electrical Characteristics – LVDS Outputs

 $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDO0} = 3.3V \pm 5$ %, 2.5V  $\pm 5$ %, 1.8V  $\pm 5$ %, T<sub>A</sub> = -40°C to +85°C unless stated otherwise.



#### <span id="page-9-0"></span>Table 11. Electrical Characteristics – LVPECL Outputs

 $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDO0}$  = 3.3V ±5%, 2.5V ±5%, T<sub>A</sub> = -40°C to +85°C unless stated otherwise.



#### Table 12. Electrical Characteristics – HCSL Outputs 1

V<sub>DDA</sub>, V<sub>DDD</sub>, V<sub>DDO0</sub> = 3.3V ±5%, 2.5V ±5%, T<sub>A</sub> = -40°C to +85°C unless stated otherwise.



 $1$  Guaranteed by design and characterization. Not 100% tested in production.

<sup>2</sup> Measured from differential waveform.

 $^3$  Slew rate is measured through the V<sub>SWING</sub> voltage range centered around differential 0V. This results in a ±150mV window around differential 0V.

 $^4$  V<sub>CROSS</sub> is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

 $^5$  The total variation of all V<sub>CROSS</sub> measurements in any particular system. Note that this is a subset of V<sub>CROSS</sub> min/max (V<sub>CROSS</sub> absolute) allowed. The intent is to limit  $V_{CROS}$  induced modulation by setting  $\Delta V_{CROS}$  to be smaller than  $V_{CROS}$  absolute.

 $^6$  Measured from single-ended waveform.

#### Table 13. Spread Spectrum Generation Specifications



# <span id="page-10-0"></span>**I<sup>2</sup>C Bus Characteristics**

<span id="page-10-1"></span>



## Table 15. l<sup>2</sup>C Bus (SCL/SDA) AC Characteristics



 $^{\text{1}}$  A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH(MIN)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

<sup>2</sup> I<sup>2</sup>C inputs are 3.3V tolerant.

# <span id="page-11-0"></span>Test Loads









Figure 4. LVDS Test Load







# <span id="page-12-0"></span>Jitter Performance Characteristics

### Figure 6. Typical Phase Jitter Plot at 156.25MHz



**Note**: Measured with OUT2 = 156.25MHz on, 39.625MHz input.

## Table 16. Jitter Performance <sup>1,2</sup>



<sup>1</sup> Measured with 25MHz crystal input.

 $^2$  Configured with OUT0 = 25MHz–LVCMOS; OUT1 = 100MHz–HCSL; OUT2 = 125MHz–LVDS; OUT3 = 156.25MHz–LVPECL.

## <span id="page-13-0"></span>PCI Express Jitter Performance and Specification

<span id="page-13-1"></span>



<sup>1</sup> The Refclk jitter is measured after applying the filter functions found in PCI Express Base Specification 5.0, Revision 1.0. See the [Test Loads](#page-11-0) section of the data sheet for the exact measurement setup. The worst case results for each data rate are summarized in this table.

<sup>2</sup> Jitter measurements shall be made with a capture of at least 100,000 clock cycles captured by a real-time oscilloscope (RTO) with a sample rate of 20GS/s or greater. Broadband oscilloscope noise must be minimized in the measurement. The measured PP jitter is used (no extrapolation) for RTO measurements. Alternately, jitter measurements may be used with a Phase Noise Analyzer (PNA) extending (flat) and integrating and folding the frequency content up to an offset from the carrier frequency of at least 200MHz (at 300MHz absolute frequency) below the Nyquist frequency. For PNA measurements for the 2.5GT/s data rate, the RMS jitter is converted to peak to peak jitter using a multiplication factor of 8.83. In the case where real-time oscilloscope and PNA measurements have both been done and produce different results, the RTO result must be used.

 $^3$  SSC spurs from the fundamental and harmonics are removed up to a cutoff frequency of 2MHz taking care to minimize removal of any non-SSC content.

<sup>4</sup> Note that 0.7ps RMS is to be used in channel simulations to account for additional noise in a real system.

<sup>5</sup> Note that 0.25ps RMS is to be used in channel simulations to account for additional noise in a real system.

 $^6$  While the PCI Express Base Specification 5.0, Revision 1.0 provides the filters necessary to calculate SRIS jitter values, it does not provide specification limits, hence the n/a in the Limit column. SRIS values are informative only. In general, a clock operating in an SRIS system must be twice as good as a clock operating in a Common Clock system. For RMS values, twice as good is equivalent to dividing the CC value by Ö2.



#### <span id="page-14-0"></span>Table 18. PCI Express Jitter Performance (Spread Spectrum = On)

<sup>1</sup> The Refclk jitter is measured after applying the filter functions found in PCI Express Base Specification 5.0, Revision 1.0. See the [Test Loads](#page-11-0) section of the data sheet for the exact measurement setup. The worst case results for each data rate are summarized in this table.

<sup>2</sup> Jitter measurements shall be made with a capture of at least 100,000 clock cycles captured by a real-time oscilloscope (RTO) with a sample rate of 20GS/s or greater. Broadband oscilloscope noise must be minimized in the measurement. The measured PP jitter is used (no extrapolation) for RTO measurements. Alternately, jitter measurements may be used with a Phase Noise Analyzer (PNA) extending (flat) and integrating and folding the frequency content up to an offset from the carrier frequency of at least 200MHz (at 300MHz absolute frequency) below the Nyquist frequency. For PNA measurements for the 2.5GT/s data rate, the RMS jitter is converted to peak to peak jitter using a multiplication factor of 8.83. In the case where real-time oscilloscope and PNA measurements have both been done and produce different results, the RTO result must be used.

 $^3$  SSC spurs from the fundamental and harmonics are removed up to a cutoff frequency of 2MHz taking care to minimize removal of any non-SSC content.

<sup>4</sup> Note that 0.7ps RMS is to be used in channel simulations to account for additional noise in a real system.

<sup>5</sup> Note that 0.25ps RMS is to be used in channel simulations to account for additional noise in a real system.

 $^6$  While the PCI Express Base Specification 5.0, Revision 1.0 provides the filters necessary to calculate SRIS jitter values, it does not provide specification limits, hence the n/a in the Limit column. SRIS values are informative only. In general, a clock operating in an SRIS system must be twice as good as a clock operating in a Common Clock system. For RMS values, twice as good is equivalent to dividing the CC value by Ö2.

# <span id="page-15-0"></span>Features and Functional Blocks

# <span id="page-15-1"></span>Device Startup and Power-On-Reset

The device has an internal power-up reset (POR) circuit. All  $V_{DD}$ s must be connected to desired supply voltage to trigger POR.

User can define specific default configurations through internal One-Time-Programmable (OTP) memory. Either customer or factory can program the default configuration. Please refer to [VersaClock 6E Family Register Descriptions and Programming](https://www.idt.com/document/mau/versaclock-6-family-register-descriptions-and-programming-guide-0)  [Guide](https://www.idt.com/document/mau/versaclock-6-family-register-descriptions-and-programming-guide-0) for details or contact Renesas if a specific factory-programmed default configuration is required.

Device will identity which of the 2 modes to operate in by the state of OUT0\_SEL\_I2CB pin at POR. Both of the 2 modes default configurations can be programmed as stated above.

1. **Software Mode (I<sup>2</sup> C)**: OUT0\_SEL\_I2CB is low at POR.

 $1<sup>2</sup>C$  interface will be open to users for in-system programming, overriding device default configurations at any time.

2. **Hardware Select Mode**: OUT0\_SEL\_I2CB is high at POR.

Device has been programmed to load OTP at power-up (REG0[7]=1). The device will load internal registers according to Table [19. Power-up Behavior.](#page-15-5)

Internal OTP memory can support up to 4 configurations, selectable by SEL0/SEL1 pins.

At POR, logic levels at SEL0 and SEL1 pins must be settled, resulting the selected configuration to be loaded at power up.

After the first 10ms of operation, the levels of the SELx pins can be changed, either to low or to the same level as  $V_{\text{DDD}}/V_{\text{DNA}}$ . The SELx pins must be driven with a digital signal of < 300ns rise/fall time and only a single pin can be changed at a time. After a pin level change, the device must not be interrupted for at least 1ms so that the new values have time to load and take effect.

## <span id="page-15-5"></span>Table 19. Power-up Behavior



# <span id="page-15-2"></span>Reference Clock and Selection

The device supports up to two clock inputs.

- Crystal input, can be driven by a single-ended clock.
- Clock input (CLKIN, CLKINB), a fully differential input that only accepts a reference clock. A single-ended clock can also drive it on CLKIN.

## Figure 7. Clock Input Diagram, Internal Logic



# <span id="page-15-3"></span>Manual Switchover

The CLKSEL pin selects the input clock between either XTAL/REF or (CLKIN, CLKINB).

CLKSEL polarity can be changed by  $I^2C$  programming (Byte 0x13[1]) as shown in the table below.

0 = XIN/REF, XOUT (default); 1 = CLKIN, CLKINB.

## <span id="page-15-4"></span>Table 20. Input Clock Select



When SM[1:0] is "0x", the redundant inputs are in manual switchover mode. In this mode, CLKSEL pin is used to switch between the primary and secondary clock sources. The PRIMSRC bit determines the primary and secondary clock source setting. During the switchover, no glitches will occur at the output of the device, although there may be frequency and phase drift, depending on the exact phase and frequency relationship between the primary and secondary clocks.

# <span id="page-16-0"></span>Internal Crystal Oscillator (XIN/REF)

## Choosing Crystals

A crystal manufacturer will calibrate its crystals to the nominal frequency with a certain load capacitance value. When the oscillator load capacitance matches the crystal load capacitance, the oscillation frequency will be accurate. When the oscillator load capacitance is lower than the crystal load capacitance, the oscillation frequency will be higher than nominal and vice versa so for an accurate oscillation frequency you need to make sure to match the oscillator load capacitance with the crystal load capacitance.

## Tuning the Crystal Load Capacitor



Cs1 and Cs2 are stray capacitances at each crystal pin and typical values are between 1pF and 3pF.

Ce1 and Ce2 are additional external capacitors, increasing the load capacitance reduces the oscillator gain so please consult the factory when adding Ce1 and/or Ce2 to avoid crystal startup issues. Ci1 and Ci2 are integrated programmable load capacitors, one at XIN and one at XOUT. Ci1 and Ci2.

The value of each capacitor is composed of a fixed capacitance amount plus a variable capacitance amount set with the XTAL[5:0] register.

Ci1 and Ci2 are commonly programmed to be the same value. Adjustment of the crystal tuning capacitors allows maximum flexibility to accommodate crystals from various manufacturers. The range of tuning capacitor values available are in accordance with the following table.

Ci1/Ci2 starts at 9pF with setting 000000b and can be increased up to 25pF with setting 111111b. The step per bit is 0.5pF.

Table 21. XTAL[5:0] Tuning Capacitor

| Parameter | Bits $\vert$ Step (pF) | Minimum (pF) | Maximum (pF) |
|-----------|------------------------|--------------|--------------|
| XTAL      | 0.5                    |              |              |

You can write the following equation for this capacitance:

 $Ci = 9pF + 0.5pF \times XTAL[5:0]$  $C_{XIN}$  = Ci1 + Cs1 + Ce1  $C_{XOUIT}$  = Ci2 + Cs2 + Ce2

The final load capacitance of the crystal:

 $C_L = C_{XIN} \times C_{XOUT} / (C_{XIN} + C_{XOUT})$ 

It is recommended to set the same value for capacitors the same at each crystal pin, meaning:

 $C_{XIN} = C_{XOUT}$ 

**Example 1**: The crystal load capacitance is specified as 8pF and the stray capacitance at each crystal pin is Cs = 1.5pF. Assuming equal capacitance value at XIN and XOUT, the equation is as follows:

8pF = (9pF + 0.5pF × XTAL[5:0] + 1.5pF) / 2 So, XTAL[5:0] = 11 (decimal).

**Example 2**: The crystal load capacitance is specified as 12pF and the stray capacitance Cs is unknown. Footprints for external capacitors Ce are added and a worst case Cs of 5pF is used. For now we use  $Cs + Ce = 5pF$  and the right value for  $Ce$  can be determined later to make 5pF together with Cs.

12pF = (9pF + 0.5pF × XTAL[5:0] + 5pF) / 2 So, XTAL[5:0] = 20 (decimal).



Table 22. Recommended Crystal Characteristics

# <span id="page-17-0"></span>Programmable Loop Filter

The device PLL loop bandwidth range depends on the input reference frequency (Fref).

### Table 23. Loop Filter Settings



# <span id="page-17-1"></span>Fractional Output Dividers (FOD)

The device has 4 fractional output dividers (FOD). Each of the FODs are comprised of a 12-bit integer counter, and a 24-bit fractional counter. The output divider can operate in integer divide only mode for improved performance, or utilize the fractional counters to generate a clock frequency accurate to 50ppb.

FOD has the following features:

## Individual Spread Spectrum Modulation

The output clock frequencies can be modulated to spread energy across a broader range of frequencies, lowering system EMI.

Each divider has individual spread ability. Spread modulation independent of output frequency, a triangle wave modulation between 30 and 63kHz.

Spread spectrum can be applied to any output clock, any clock frequency, and any spread amount from  $\pm 0.25\%$  to  $\pm 2.5\%$ center-spread and -0.5% to -5% down-spread.

## Bypass Mode

Bypass mode (divide by 1) to allow the output to behave as a buffered copy from the input or another FOD.

#### Cascaded Mode

As shown in the block diagram, FODs can be cascaded for lower output frequency.

For example, user currently has OUT1 running at 12.288MHz and needs another 48kHz output. The user can cascade FOD2 by taking input from OUT1, with a divide ratio of 256. In this way, OUT 2 is running at 48kHz while in alignment with 12.288MHz on OUT1.

## Dividers Alignment

Each output divider block has a synchronizing pulse to provide startup alignment between outputs dividers. This allows alignment of outputs for low skew performance.

When device is at hardware select mode outputs will be automatically aligned at POR. The same synchronization reset is also triggered when switching between configurations with the SEL0/1 pins. This ensures that the outputs remain aligned in every configuration.

When using software mode  $I^2C$  to reprogram an output divider during operation, alignment can be lost. Alignment can be restored by manually triggering the reset through I<sup>2</sup>C.

The outputs are aligned on the falling edges of each output by default. Rising edge alignment can also be achieved by utilizing the programmable skew feature to delay the faster clock by 180 degrees. The programmable skew feature also allows for fine tuning of the alignment.

#### Programmable Skew

The device has the ability to skew outputs by quadrature values. The skew on each output can be adjusted from 0 to 360 degrees. Skew is adjusted in units equal to 1/32 of the VCO period. So, for 100MHz output and a 2800MHz VCO, you can select how many 11.161ps units you want added to your skew (resulting in units of 0.402 degrees). For example, 0, 0.402, 0.804, 1.206, 1.408, and so on. The granularity of the skew adjustment is always dependent on the VCO period and the output period.

## <span id="page-17-2"></span>Output Drivers

The device output drivers support the following features individually:

- 2.5V or 3.3V voltage level for HCSL/LVPECL operation
- 1.8V, 2.5V or 3.3V voltage levels for CMOS/LVDS operation
- CMOS supports 4 operating modes:
	- CMOSD: OUTx and OUTxB 180 degrees out of phase
	- CMOSX2: OUTx and OUTxB phase-aligned
	- CMOS1: only OUTx pin is on
	- CMOS2: only OUTxB pin is on

When a given output is configured to at CMOSD or CMOSX2, then all previously described configuration and control apply equally to both pins.

▪ Independent output enable/disabled by register bits. When disabled, an output can be either in a logic 1 state or Hi-Z.

The following options are used to disable outputs:

- 1. Output turned off by  $1^2C$ .
- 2. Output turned off by SD/OE pin.
- 3. Output unused, which means is turned off regardless of OE pin status.

# <span id="page-18-0"></span>SD/OE Pin Function

SD/OE pin can be programmed as following functions:

- 1. OE output enable (low active).
- 2. OE output enable (high active).
- 3. Global shutdown (low active).
- 4. Global shutdown (high active).

Output behavior when disabled is also programmable. User will have the option to choose output driver behavior when it's off:

- 1. OUTx pin high, OUTxB pin low. (Controlled by SD/OE pin).
- 2. OUTx/OUTxB Hi-Z (Controlled by SD/OE pin).
- 3. OUTx pin high, OUTxB pin low. (Configured through I<sup>2</sup>C).
- 4. OUTx/OUTxB Hi-Z (Configured by  $I^2C$ ).

The user has the option to disable the output with either  $l^2C$  or SD/OE pin. Refer to VersaClock 6E Family Register Descriptions [and Programming Guide](https://www.idt.com/document/mau/versaclock-6-family-register-descriptions-and-programming-guide-0) for details.

# <span id="page-18-1"></span>**I<sup>2</sup>C** Operation

The device acts as a slave device on the  $I^2C$  bus using one of the two  $I^2C$  addresses (0xD0 or 0xD4) to allow multiple devices to be used in the system. The interface accepts byte-oriented block write and block read operations.

Address bytes(2 bytes) specify the register address of the byte position of the first register to write or read.

Data bytes (registers) are accessed in sequential order from the lowest to the highest byte (most significant bit first).

Read and write block transfers can be stopped after any complete byte transfer. During a write operation, data will not be moved into the registers until the STOP bit is received, at which point, all data received in the block write will be written simultaneously.

For full electrical I<sup>2</sup>C compliance, use external pull-up resistors for SDATA and SCLK.



## Figure 8. I<sup>2</sup>C R/W Sequence

# <span id="page-19-0"></span>Typical Application Circuits

### Figure 9. Application Circuit Example



# <span id="page-20-0"></span>Input – Driving the XIN/REF or CLKIN

## <span id="page-20-1"></span>Driving XIN/REF with a CMOS Driver

In some cases, it is encouraged to have XIN/REF driven by a clock input for reasons like better SNR, multiple input select with device CLKIN, etc. The XIN/REF pin is able to take an input when its amplitude is between 500mV and 1.2V and the slew rate more than 0.2V/ns.

The XIN/REF input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XOUT pin can be left floating.

Figure 10. Overdriving XIN with a CMOS Driver







## <span id="page-20-3"></span>Driving XIN with an LVPECL Driver

[Figure](#page-20-2) 11 shows an example of the interface diagram for a +3.3V LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XIN/REF input. It is recommended that all components in the schematics be placed in the layout; though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input. If the driver is 2.5V LVPECL, the only change necessary is to use the appropriate value of R3.

<span id="page-20-2"></span>



## Wiring the CLKIN Pin to Accept Single-ended Inputs

CLKIN cannot take a signal larger than 1.2V pk-pk due to the 1.2V regulated input inside. However, it is internally AC coupled so it is able to accept both LVDS and LVPECL input signals.

Occasionally, it is desired to have CLKIN to take CMOS levels. Below is an example showing how this can be achieved.

This configuration has three properties:

- 1. Total output impedance of Ro and Rs matches the 50Ω transmission line impedance.
- 2. Vrx voltage is generated at the CLKIN which maintains the LVCMOS driver voltage level across the transmission line for best S/N.
- 3. R1–R2 voltage divider values ensure that Vrx p-p at CLKIN is less than the maximum value of 1.2V.

#### Figure 12. Recommended Schematic for Driving CLKIN with LVCMOS Driver



[Table](#page-21-0) 25 shows resistor values that ensure the maximum drive level for the CLKIN port is not exceeded for all combinations of 5% tolerance on the driver  $V_{DD}$ ,  $V_{DDOO}$  and 5% resistor tolerances. The values of the resistors can be adjusted to reduce the loading for slower and weaker LVCMOS driver by increasing the impedance of the R1–R2 divider. To better assist this assessment, the total load  $(Ro + Rs + R1 + R2)$  on the driver is included in the table.

#### <span id="page-21-0"></span>Table 25. Nominal Voltage Divider Values for Overdriving CLKIN with Single-ended Driver



#### Driving CLKIN with Differential Clock

CLKIN/CLKINB will accept DC coupled HCSL/LVPECL/LVDS signals.

#### Figure 13. CLKIN, CLKINB Input Driven by an HCSL Driver



## <span id="page-22-0"></span>Output – Single-ended or Differential Clock Terminations

## <span id="page-22-3"></span>LVDS Termination

For a general LVDS interface, the recommended value for the termination impedance (ZT) is between 90Ω and 132Ω. The actual value should be selected to match the differential impedance (Zo) of your transmission line. A typical point-to-point LVDS design uses a 100Ω parallel resistor at the receiver and a 100Ω. differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. The standard termination schematic as shown in figure [Standard Termination](#page-22-1) or the termination of figure [Optional Termination](#page-22-2) can be used, which uses a center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the Renesas LVDS output. If using a non-standard termination, it is recommended to contact Renesas and confirm that the termination will function as intended.



<span id="page-22-2"></span><span id="page-22-1"></span>

## LVPECL Termination

The clock layout topology shown below is a typical termination for LVPECL outputs.

The differential outputs generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50Ω transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion.

For  $V_{DDO}$  = 2.5V, the  $V_{DDO}$  - 2V is very close to ground level. The R3 in 2.5V LVPECL output termination can be eliminated and the termination is shown in [Figure](#page-23-0) 17, 2.5V LVPECL Output Termination.

#### Figure 15. 3.3V LVPECL Output Termination (1)



Figure 16. 3.3V LVPECL Output Termination (2)



<span id="page-23-0"></span>Figure 17. 2.5V LVPECL Output Termination











## HCSL Termination

HCSL termination scheme applies to both 3.3V and 2.5V  $V_{DDO}$ .

#### Figure 20. HCSL Receiver Terminated



## Figure 21. HCSL Source Terminated



## LVCMOS Termination

Each output pair can be configured as a standalone CMOS or dual-CMOS output driver. CMOSD driver termination example is shown below.

CMOS1 - Single CMOS active on OUTx pin.

CMOS2 - Single CMOS active on OUTxB pin.

CMOSD - Dual CMOS outputs active on both OUTx and OUTxB pins, 180 degrees out of phase.

CMOSX2 - Dual CMOS outputs active on both OUTx and OUTxB pins, in-phase.

## Figure 22. LVCMOS Termination



# <span id="page-25-0"></span>Package Outline Drawings

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see Ordering [Information](#page-25-2) for POD links). The package information is the most current data available and is subject to change without revision of this document.

# <span id="page-25-1"></span>Marking Diagram



€

- Line 1: truncated part number.
- Line 2: "ddd" denotes dash code.
- Line 3:
	- "YWW" is the last digit of the year and week that the part was assembled.
	- "\*\*" denotes sequential lot number.
	- "\$" denotes mark code.

# <span id="page-25-2"></span>Ordering Information



<sup>1</sup> "ddd" denotes factory programmed configurations based on required settings. Contact factory for factory programming.

<sup>2</sup> "000" denotes un-programmed parts for user customization.

# <span id="page-26-0"></span>Revision History











- 
- 
- 



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

[For further information on a product, technology, the most](https://www.renesas.com/contact/)  up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/