

# Complete DDR2, DDR3 and DDR3L Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered Reference

Check for Samples: TPS51216

## FEATURES

- Synchronous Buck Controller (VDDQ)
  - Conversion Voltage Range: 3 V to 28 V
  - Output Voltage Range: 0.7 V to 1.8 V
  - 0.8% V<sub>REF</sub> Accuracy
  - D-CAP<sup>™</sup> Mode for Fast Transient Response
  - Selectable 300 kHz/400 kHz Switching Frequencies
  - Optimized Efficiency at Light and Heavy Loads with Auto-skip Function
  - Supports Soft-Off in S4/S5 States
  - OCL/OVP/UVP/UVLO Protections
  - Powergood Output
- 2-A LDO(VTT), Buffered Reference(VTTREF)
  - 2-A (Peak) Sink and Source Current
  - Requires Only 10-µF of Ceramic Output Capacitance
  - Buffered, Low Noise, 10-mA VTTREF Output
  - 0.8% VTTREF, 20-mV VTT Accuracy
  - Support High-Z in S3 and Soft-Off in S4/S5
- Thermal Shutdown
- 20-Pin, 3 mm × 3 mm, QFN Package

## APPLICATIONS

- DDR2/DDR3/DDR3L Memory Power Supplies
- SSTL\_18, SSTL\_15, SSTL\_135 and HSTL Termination

## DESCRIPTION

The TPS51216 provides a complete power supply for DDR2, DDR3 and DDR3L memory systems in the lowest total cost and minimum space. It integrates a synchronous buck regulator controller (VDDQ) with a 2-A sink/source tracking LDO (VTT) and buffered low noise reference (VTTREF). The TPS51216 employs D-CAP<sup>TM</sup> mode coupled with 300 kHz/400 kHz frequencies for ease-of-use and fast transient response. The VTTREF tracks VDDQ/2 within excellent 0.8% accuracy. The VTT, which provides 2-A sink/source peak current capabilities, requires only 10-µF of ceramic capacitance. In addition, a dedicated LDO supply input is available.

The TPS51216 provides rich useful functions as well as excellent power supply performance. It supports flexible power state control, placing VTT at high-Z in S3 and discharging VDDQ, VTT and VTTREF (soft-off) in S4/S5 state. Programmable OCL with low-side MOSFET  $R_{DS(on)}$  sensing, OVP/UVP/UVLO and thermal shutdown protections are also available.

The TPS51216 is available in a 20-pin, 3 mm  $\times$  3 mm, QFN package and is specified for ambient temperature from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. D-CAP is a trademark of Texas Instruments.

# TPS51216

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE                             | ORDERABLE DEVICE<br>NUMBER | PINS | OUTPUT<br>SUPPLY | MINIMUM<br>QUANTITY |
|----------------|-------------------------------------|----------------------------|------|------------------|---------------------|
| 40%C to 95%C   | Plastic Quad Flat Pack (20 pin OFN) | TPS51216RUKR               | 20   | Tape and reel    | 3000                |
| –40°C to 85°C  | Plastic Quad Flat Pack (20 pin QFN) | TPS51216RUKT               | 20   | Mini reel        | 250                 |

(1) For the most current package and ordering information see the *Package Option Addendum* at the end of this document, or see the TI web site at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                                            |                                       | VALU | E   | UNIT |
|--------------------------------------------|---------------------------------------|------|-----|------|
|                                            |                                       | MIN  | MAX |      |
|                                            | VBST                                  | -0.3 | 36  |      |
|                                            | VBST <sup>(3)</sup>                   | -0.3 | 6   |      |
| Input voltage range <sup>(2)</sup>         | SW                                    | -5   | 30  |      |
|                                            | VLDOIN, VDDQSNS, REFIN                | -0.3 | 3.6 | V    |
|                                            | VTTSNS                                | -0.3 | 3.6 |      |
|                                            | PGND, VTTGND                          | -0.3 | 0.3 |      |
|                                            | V5IN, S3, S5, TRIP, MODE              | -0.3 | 6   |      |
|                                            | DRVH                                  | -5   | 36  |      |
|                                            | DRVH <sup>(3)</sup>                   | -0.3 | 6   |      |
|                                            | DRVH <sup>(3)</sup> (duty cycle < 1%) | -2.5 | 6   |      |
| Output voltage range <sup>(2)</sup>        | VTTREF, VREF                          | -0.3 | 3.6 | V    |
|                                            | VTT                                   | -0.3 | 3.6 | v    |
|                                            | DRVL                                  | -0.3 | 6   |      |
|                                            | DRVL (duty cycle < 1%)                | -2.5 | 6   |      |
|                                            | PGOOD                                 | -0.3 | 6   |      |
| Junction temperature range, T <sub>J</sub> |                                       | 125  | °C  |      |
| Storage temperature rang                   | e, T <sub>STG</sub>                   | -55  | 150 | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal unless otherwise noted.

(3) Voltage values are with respect to the SW terminal.

### THERMAL INFORMATION

|                  | THERMAL METRIC                               | TPS51216      | UNITS |
|------------------|----------------------------------------------|---------------|-------|
|                  |                                              | QFN (20) PINS | UNITS |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 94.1          |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 58.1          |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 64.3          | °C/W  |
| Ψ <sub>JT</sub>  | Junction-to-top characterization parameter   | 31.8          | 0/11  |
| $\Psi_{JB}$      | Junction-to-board characterization parameter | 58.0          |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 5.9           |       |

### **RECOMMENDED OPERATING CONDITIONS**

|                      |                                | MIN  | TYP MAX | UNIT |  |
|----------------------|--------------------------------|------|---------|------|--|
| Supply voltage       | V5IN                           | 4.5  | 5.5     | V    |  |
|                      | VBST                           | -0.1 | 33.5    |      |  |
|                      | VBST <sup>(1)</sup>            | -0.1 | 5.5     |      |  |
|                      | SW                             | -3   | 28      |      |  |
| Innut voltage renge  | SW <sup>(2)</sup>              | -4.5 | 28      | V    |  |
| Input voltage range  | VLDOIN, VDDQSNS, REFIN         | -0.1 | 3.5     | v    |  |
|                      | VTTSNS                         | -0.1 | 3.5     |      |  |
|                      | PGND, VTTGND                   | -0.1 | 0.1     |      |  |
|                      | S3, S5, TRIP, MODE             | -0.1 | 5.5     |      |  |
|                      | DRVH                           | -3   | 33.5    |      |  |
|                      | DRVH <sup>(1)</sup>            | -0.1 | 5.5     |      |  |
|                      | DRVH <sup>(2)</sup>            | -4.5 | 33.5    |      |  |
| Output voltage range | VTTREF, VREF                   | -0.1 | 3.5     | V    |  |
|                      | VTT                            | -0.1 | 3.5     |      |  |
|                      | DRVL                           | -0.1 | 5.5     |      |  |
|                      | PGOOD                          | -0.1 | 5.5     |      |  |
| T <sub>A</sub>       | Operating free-air temperature | -40  | 85      | °C   |  |

(1)

Voltage values are with respect to the SW terminal. This voltage should be applied for less than 30% of the repetitive period. (2)

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013



www.ti.com

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, VV5IN=5V, VLDOIN is connected to VDDQ output,  $V_{MODE}$ =0V,  $V_{S3}$ =V<sub>S5</sub>=5V (unless otherwise noted)

|                         | PARAMETER                                        | TEST CONDITION                                                                                                                            | MIN    | ТҮР                                     | MAX    | UNIT |
|-------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------|--------|------|
| SUPPLY CURF             | RENT                                             |                                                                                                                                           |        |                                         |        |      |
| I <sub>V5IN(S0)</sub>   | V5IN supply current, in S0                       | $T_A = 25^{\circ}C$ , No load, $V_{S3} = V_{S5} = 5 V$                                                                                    |        | 590                                     |        | μA   |
| I <sub>V5IN(S3)</sub>   | V5IN supply current, in S3                       | $T_A = 25^{\circ}C$ , No load, $V_{S3} = 0$ V, $V_{S5} = 5$ V                                                                             |        | 500                                     |        | μA   |
| IVSINSDN                | V5IN shutdown current                            | T <sub>A</sub> = 25°C, No load, V <sub>S3</sub> = V <sub>S5</sub> = 0 V                                                                   |        |                                         | 1      | μA   |
| IVLDOIN(S0)             | VLDOIN supply current, in S0                     | T <sub>A</sub> = 25°C, No load, V <sub>S3</sub> = V <sub>S5</sub> = 5 V                                                                   |        |                                         | 5      | μA   |
| I <sub>VLDOIN(S3)</sub> | VLDOIN supply current, in S3                     | $T_A = 25^{\circ}C$ , No load, $V_{S3} = 0$ V, $V_{S5} = 5$ V                                                                             |        |                                         | 5      | μA   |
| I <sub>VLDOINSDN</sub>  | VLDOIN shutdown current                          | $T_A = 25^{\circ}C$ , No load, $V_{S3} = V_{S5} = 0 V$                                                                                    |        |                                         | 5      | μA   |
| VREF OUTPUT             | г                                                | _ ···                                                                                                                                     |        |                                         |        |      |
|                         |                                                  | $I_{VREF} = 30 \ \mu A, T_A = 25^{\circ}C$                                                                                                |        | 1.8000                                  |        |      |
| V <sub>VREF</sub>       | Output voltage                                   | $0 \ \mu A \le I_{VRFF} < 300 \ \mu A, T_A = -10^{\circ}C \text{ to } 85^{\circ}C$                                                        | 1.7856 |                                         | 1.8144 | V    |
|                         |                                                  | $0 \ \mu A \le I_{VREF} < 300 \ \mu A, T_A = -40^{\circ}C \text{ to } 85^{\circ}C$                                                        | 1.7820 |                                         | 1.8180 |      |
| IVREFOCL                | Current limit                                    | $V_{VREF} = 1.7 V$                                                                                                                        | 0.4    | 0.8                                     |        | mA   |
| VTTREF OUTP             |                                                  | · VNLI ····                                                                                                                               |        |                                         |        |      |
| V <sub>VTTREF</sub>     | Output voltage                                   |                                                                                                                                           |        | V <sub>VDDQSNS</sub> /2                 |        | V    |
| · VIINEF                |                                                  | I <sub>VTTREF</sub>   <100 μA, 1.2 V ≤ V <sub>VDDQSNS</sub> ≤ 1.8 V                                                                       | 49.2%  | · • • • • • • • • • • • • • • • • • • • | 50.8%  | •    |
| V <sub>VTTREF</sub>     | Output voltage tolerance to $V_{\text{VDDQ}}$    | $ V_{\text{TTREF}}  < 10 \text{ mA}, 1.2 \text{ V} \le V_{\text{VDDQSNS}} \le 1.8 \text{ V}$                                              | 49%    |                                         | 51%    |      |
|                         | Source current limit                             | $V_{\text{VDDQSNS}} = 1.8 \text{ V}, V_{\text{VTTREF}} = 0 \text{ V}$                                                                     | 4978   | 18                                      | 5170   | mA   |
| VTTREFOCLSRC            | Sink current limit                               | V <sub>VDDQSNS</sub> = 1.8 V, V <sub>VTTREF</sub> = 0 V<br>V <sub>VDDQSNS</sub> = 1.8 V, V <sub>VTTREF</sub> = 1.8 V                      | 10     | 17                                      |        | mA   |
|                         |                                                  |                                                                                                                                           | 0.8    | 1.3                                     |        | mA   |
|                         | VTTREF discharge current                         | $T_A = 25^{\circ}C, V_{S3} = V_{S5} = 0 V, V_{VTTREF} = 0.5 V$                                                                            | 0.0    | 1.3                                     |        | ШA   |
|                         | Output valtage                                   |                                                                                                                                           |        | M                                       |        | V    |
| V <sub>VTT</sub>        | Output voltage                                   |                                                                                                                                           |        | V <sub>VTTREF</sub>                     |        | V    |
| V <sub>VTTTOL</sub>     | Output voltage tolerance to VTTREF               | $ I_{VTT}  \le 10 \text{ mA}, 1.2 \text{ V} \le V_{VDDQSNS} \le 1.8 \text{ V}, I_{VTTREF} = 0 \text{ A}$                                  | -20    |                                         | 20     |      |
|                         |                                                  | $ I_{VTT}  \le 1 \text{ A}, 1.2 \le V_{VDDQSNS} \le 1.8 \text{ V}, I_{VTTREF} = 0 \text{ A}$                                              | -30    |                                         | 30     | mV   |
|                         |                                                  | $ I_{VTT}  \le 2 \text{ A}, 1.4 \text{ V} \le V_{VDDQSNS} \le 1.8 \text{ V}, I_{VTTREF} = 0 \text{ A}$                                    | -40    |                                         | 40     |      |
|                         |                                                  | $ I_{VTT}  \le 1.5 \text{ A}, 1.2 \text{ V} \le V_{VDDQSNS} \le 1.4 \text{ V}, I_{VTTREF} = 0 \text{ A}$                                  | -40    |                                         | 40     |      |
| IVTTOCLSRC              | Source current limit                             | $\label{eq:VVDDQSNS} \begin{array}{l} V_{VDDQSNS} = 1.8 \ V, \ V_{VTT} = V_{VTTSNS} = 0.7 \ V, \\ I_{VTTREF} = 0 \ A \end{array}$         | 2      | 3                                       |        | A    |
| IVTTOCLSNK              | Sink current limit                               | $V_{VDDQSNS}$ = 1.8V, $V_{VTT}$ = $V_{VTTSNS}$ = 1.1 V, $I_{VTTREF}$ = 0 A                                                                | 2      | 3                                       |        |      |
| I <sub>VTTLK</sub>      | Leakage current                                  | $T_A$ = 25°C , $V_{S3}$ = 0 V, $V_{S5}$ = 5 V, $V_{VTT}$ = $V_{VTTREF}$                                                                   |        |                                         | 5      |      |
| IVTTSNSBIAS             | VTTSNS input bias current                        | $V_{S3} = 5 \text{ V}, V_{S5} = 5 \text{ V}, V_{VTTSNS} = V_{VTTREF}$                                                                     | -0.5   | 0.0                                     | 0.5    | μA   |
| IVTTSNSLK               | VTTSNS leakage current                           | $V_{S3} = 0 V, V_{S5} = 5 V, V_{VTTSNS} = V_{VTTREF}$                                                                                     | -1     | 0                                       | 1      |      |
| I <sub>VTTDIS</sub>     | VTT Discharge current                            | $T_A = 25^{\circ}\text{C}, V_{S3} = V_{S5} = 0 \text{ V}, V_{VDDQSNS} = 1.8 \text{ V}, V_{VTT} = 0.5 \text{ V}, I_{VTTREF} = 0 \text{ A}$ |        | 7.8                                     |        | mA   |
| VDDQ OUTPU              | Т                                                |                                                                                                                                           |        |                                         |        |      |
| V <sub>VDDQSNS</sub>    | VDDQ sense voltage                               |                                                                                                                                           |        | V <sub>REFIN</sub>                      |        |      |
| VVDDQSNSTOL             | VDDQSNS regulation voltage<br>tolerance to REFIN | T <sub>A</sub> = 25°C                                                                                                                     | -3     |                                         | 3      | mV   |
| IVDDQSNS                | VDDQSNS input current                            | V <sub>VDDQSNS</sub> = 1.8 V                                                                                                              |        | 39                                      |        | μA   |
|                         | REFIN input current                              | V <sub>REFIN</sub> = 1.8 V                                                                                                                | -0.1   | 0.0                                     | 0.1    | μA   |
| IVDDQDIS                | VDDQ discharge current                           | $V_{S3} = V_{S5} = 0 V$ , $V_{VDDQSNS} = 0.5 V$ , MODE pin pulled<br>down to GND through $47k\Omega$ (Non-tracking)                       |        | 12                                      |        | mA   |
| I <sub>VLDOINDIS</sub>  | VLDOIN discharge current                         | $V_{S3} = V_{S5} = 0 \text{ V}, V_{VDDQSNS} = 0.5 \text{ V}, MODE pin pulled down to GND through 100k} (Non-tracking)$                    |        | 1.2                                     |        | A    |
| SWITCH MODE             | E POWER SUPPLY (SMPS) FREQUEN                    |                                                                                                                                           |        |                                         |        |      |
|                         |                                                  | $V_{IN} = 12 \text{ V}, V_{VDDQSNS} = 1.8 \text{ V}, R_{MODE} = 100 \text{ k}\Omega$                                                      |        | 300                                     |        |      |
| f <sub>SW</sub>         | VDDQ switching frequency                         |                                                                                                                                           |        | 400                                     |        | kHz  |
| tauru                   | Minimum on time                                  |                                                                                                                                           |        | 60                                      |        |      |
| t <sub>ON(min)</sub>    |                                                  | DRVH falling to rising                                                                                                                    |        | 00                                      |        | ns   |

(1) Ensured by design. Not production tested.



TPS51216 SLUSAB9A –NOVEMBER 2010–REVISED APRIL 2013

www.ti.com

# **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range, VV5IN=5V, VLDOIN is connected to VDDQ output,  $V_{MODE}$ =0V,  $V_{S3}$ =V<sub>S5</sub>=5V (unless otherwise noted)

|                      | PARAMETER                | TEST CONDITION                                                                                             | MIN  | TYP  | MAX  | UNIT |  |
|----------------------|--------------------------|------------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| VDDQ MOSI            | FET DRIVER               |                                                                                                            | 1    |      |      |      |  |
| P                    |                          | Source, I <sub>DRVH</sub> = -50 mA                                                                         |      | 1.6  | 3.0  |      |  |
| R <sub>DRVH</sub>    | DRVH resistance          | Sink, I <sub>DRVH</sub> = 50 mA                                                                            |      | 0.6  | 1.5  | •    |  |
| _                    |                          | Source, I <sub>DRVL</sub> = -50 mA                                                                         |      | 0.9  | 2.0  | Ω    |  |
| R <sub>DRVL</sub>    | DRVL resistance          | Sink, I <sub>DRVL</sub> = 50 mA                                                                            |      | 0.5  | 1.2  |      |  |
|                      |                          | DRVH-off to DRVL-on                                                                                        |      | 10   |      |      |  |
| t <sub>DEAD</sub>    | Dead time                | DRVL-off to DRVH-on                                                                                        |      | 20   |      | ns   |  |
| INTERNAL E           | BOOT STRAP SW            | I                                                                                                          |      |      | 1    |      |  |
| V <sub>FBST</sub>    | Forward Voltage          | $V_{V5IN-VBST}$ , $T_A = 25^{\circ}$ C, $I_F = 10 \text{ mA}$                                              |      | 0.1  | 0.2  | V    |  |
| IVBSTLK              | VBST leakage current     | T <sub>A</sub> = 25°C, V <sub>VBST</sub> = 33 V, V <sub>SW</sub> = 28 V                                    |      | 0.01 | 1.5  | μA   |  |
| LOGIC THRI           | ESHOLD                   | · · · ·                                                                                                    |      |      | 1    |      |  |
| I <sub>MODE</sub>    | MODE source current      |                                                                                                            | 14   | 15   | 16   | μA   |  |
|                      |                          | MODE 0                                                                                                     | 580  | 600  | 620  | mV   |  |
| .,                   | MODE threshold voltage   | MODE 1                                                                                                     | 829  | 854  | 879  |      |  |
| V <sub>THMODE</sub>  |                          | MODE 2                                                                                                     | 1202 | 1232 | 1262 |      |  |
|                      |                          | MODE 3                                                                                                     | 1760 | 1800 | 1840 |      |  |
| V <sub>IL</sub>      | S3/S5 low-level voltage  |                                                                                                            |      |      | 0.5  |      |  |
| V <sub>IH</sub>      | S3/S5 high-level voltage |                                                                                                            | 1.8  |      |      | V    |  |
| VIHYST               | S3/S5 hysteresis voltage |                                                                                                            |      | 0.25 |      |      |  |
| V <sub>ILK</sub>     | S3/S5 input leak current |                                                                                                            | -1   | 0    | 1    | μA   |  |
| SOFT STAR            | т                        | •                                                                                                          |      |      |      |      |  |
| t <sub>SS</sub>      | VDDQ soft-start time     | Internal soft-start time, $C_{VREF} = 0.1 \ \mu F$ ,<br>S5 rising to $V_{VDDQSNS} > 0.99 \times V_{REFIN}$ |      | 1.1  |      | ms   |  |
| PGOOD CO             | MPARATOR                 |                                                                                                            |      |      |      |      |  |
|                      |                          | PGOOD in from higher                                                                                       | 106% | 108% | 110% |      |  |
| N/                   |                          | PGOOD in from lower                                                                                        | 90%  | 92%  | 94%  |      |  |
| V <sub>THPG</sub>    | VDDQ PGOOD threshold     | PGOOD out to higher                                                                                        | 114% | 116% | 118% |      |  |
|                      |                          | PGOOD out to lower                                                                                         | 82%  | 84%  | 86%  |      |  |
| I <sub>PG</sub>      | PGOOD sink current       | V <sub>PGOOD</sub> = 0.5 V                                                                                 | 3    | 5.9  |      | mA   |  |
|                      |                          | Delay for PGOOD in                                                                                         | 0.8  | 1    | 1.2  | ms   |  |
| t <sub>PGDLY</sub>   | PGOOD delay time         | Delay for PGOOD out, with 100 mV over drive                                                                |      | 330  |      | ns   |  |
| t <sub>PGSSDLY</sub> | PGOOD start-up delay     | $C_{VREF} = 0.1 \ \mu F$ , S5 rising to PGOOD rising                                                       |      | 2.5  |      | ms   |  |

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013



www.ti.com

# **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range, VV5IN=5V, VLDOIN is connected to VDDQ output,  $V_{MODE}$ =0V,  $V_{S3}$ =V<sub>S5</sub>=5V (unless otherwise noted)

|                       | PARAMETER                                                  | TEST CONDITION                          | MIN  | TYP  | MAX  | UNIT   |
|-----------------------|------------------------------------------------------------|-----------------------------------------|------|------|------|--------|
| PROTECTIO             | NS                                                         |                                         | L.   |      |      |        |
| I <sub>TRIP</sub>     | TRIP source current                                        | $T_A = 25^{\circ}C, V_{TRIP} = 0.4 V$   | 9    | 10   | 11   | μA     |
| TCITRIP               | TRIP source current temperature coefficient <sup>(2)</sup> |                                         |      | 4700 |      | ppm/°C |
| V <sub>TRIP</sub>     | V <sub>TRIP</sub> voltage range                            |                                         | 0.2  |      | 3    | V      |
|                       |                                                            | V <sub>TRIP</sub> = 3.0 V               | 360  | 375  | 390  |        |
| V <sub>OCL</sub>      | Current limit threshold                                    | V <sub>TRIP</sub> = 1.6 V               | 190  | 200  | 210  | mV     |
|                       |                                                            | $V_{TRIP} = 0.2 V$                      | 20   | 25   | 30   |        |
|                       |                                                            | V <sub>TRIP</sub> = 3.0 V               | -390 | -375 | -360 |        |
| V <sub>OCLN</sub>     | Negative current limit threshold                           | V <sub>TRIP</sub> = 1.6 V               | -210 | -200 | -190 | mV     |
|                       |                                                            | $V_{TRIP} = 0.2 V$                      | -30  | -25  | -20  |        |
| V <sub>ZC</sub>       | Zero cross detection offset                                |                                         |      | 0    |      | mV     |
| V                     | VEIN LIVI O threshold veltage                              | Wake-up                                 | 4.2  | 4.4  | 4.5  | - V    |
| V <sub>UVLO</sub>     | V5IN UVLO threshold voltage                                | Shutdown                                | 3.7  | 3.9  | 4.1  |        |
| V <sub>OVP</sub>      | VDDQ OVP threshold voltage                                 | OVP detect voltage                      | 118% | 120% | 122% |        |
| t <sub>OVPDLY</sub>   | VDDQ OVP propagation delay                                 | With 100 mV over drive                  |      | 430  |      | ns     |
| V <sub>UVP</sub>      | VDDQ UVP threshold voltage                                 | UVP detect voltage                      | 66%  | 68%  | 70%  |        |
| t <sub>UVPDLY</sub>   | VDDQ UVP delay                                             |                                         |      | 1    |      | ms     |
| t <sub>UVPENDLY</sub> | VDDQ UVP enable delay                                      |                                         |      | 1.2  |      | ms     |
| V <sub>OOB</sub>      | OOB Threshold voltage                                      |                                         |      | 108% |      |        |
| THERMAL S             | HUTDOWN                                                    |                                         | *    |      |      |        |
| Ŧ                     |                                                            | Shutdown temperature <sup>(2)</sup> 140 |      |      | •••  |        |
| T <sub>SDN</sub>      | Thermal shutdown threshold                                 | Hysteresis <sup>(2)</sup>               |      | 10   |      | °C     |

(2) Ensured by design. Not production tested.



#### **DEVICE INFORMATION**



#### **PIN FUNCTIONS**

| PIN         |     | 1/0 | DESCRIPTION                                                                                                                     |
|-------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                     |
| DRVH        | 14  | 0   | High-side MOSFET gate driver output.                                                                                            |
| DRVL        | 11  | 0   | Low-side MOSFET gate driver output.                                                                                             |
| GND         | 7   | -   | Signal ground.                                                                                                                  |
| MODE        | 19  | Ι   | Connect resistor to GND to configure switching frequency and discharge mode. (See Table 2)                                      |
| PGND        | 10  | -   | Gate driver power ground. R <sub>DS(on)</sub> current sensing input(+).                                                         |
| PGOOD       | 20  | 0   | Powergood signal open drain output. PGOOD goes high when VDDQ output voltage is within the target range.                        |
| REFIN       | 8   | I   | Reference input for VDDQ. Connect to the midpoint of a resistor divider from VREF to GND. Add a capacitor for stable operation. |
| SW          | 13  | I/O | High-side MOSFET gate driver return. R <sub>DS(on)</sub> current sensing input(–).                                              |
| S3          | 17  | Ι   | S3 signal input. (See Table 1)                                                                                                  |
| S5          | 16  | Ι   | S5 signal input. (See Table 1)                                                                                                  |
| TRIP        | 18  | Ι   | Connect resistor to GND to set OCL at $V_{TRIP}/8$ . Output 10-µA current at room temperature, $T_C = 4700 \text{ ppm/°C}$ .    |
| VBST        | 15  | Ι   | High-side MOSFET gate driver bootstrap voltage input. Connect a capacitor from the VBST pin to the SW pin.                      |
| VDDQSNS     | 9   | Ι   | VDDQ output voltage feedback. Reference input for VTTREF. Also serves as power supply for VTTREF.                               |
| VLDOIN      | 2   | Ι   | Power supply input for VTT LDO. Connect VDDQ in typical application.                                                            |
| VREF        | 6   | 0   | 1.8-V reference output.                                                                                                         |
| VTT         | 3   | 0   | VTT 2-A LDO output. Need to connect 10µF or larger capacitance for stability.                                                   |
| VTTGND      | 4   | -   | Power ground for VTT LDO.                                                                                                       |
| VTTREF      | 5   | 0   | Buffered VTT reference output. Need to connect 0.22µF or larger capacitance for stability.                                      |
| VTTSNS      | 1   | Ι   | VTT output voltage feedback.                                                                                                    |
| V5IN        | 12  | Ι   | 5-V power supply input for internal circuits and MOSFET gate drivers.                                                           |
| Thermal pad | -   | -   | Connect to GND                                                                                                                  |

**TPS51216** 

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013

TEXAS INSTRUMENTS

www.ti.com

## FUNCTIONAL BLOCK DIAGRAM





#### **TYPICAL CHARACTERISTICS**











Figure 5. OVP/UVP Threshold vs Junction Temperature



Figure 2. V5IN Shutdown Current vs Junction Temperature



Figure 4. Current Sense Current vs Junction Temperature



SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013

**TPS51216** 

10 VTT Discharge Current (mA) 8 6 4 2 0 -50 -25 25 50 75 100 125 0 Junction Temperature (°C)





www.ti.com

**Texas** 













### TPS51216 SLUSAB9A –NOVEMBER 2010–REVISED APRIL 2013

**TYPICAL CHARACTERISTICS (continued)** 0.770 1.55  $I_{VDDQ} = 0 A$  $R_{MODE}$  = 200 k $\Omega$ 1.54  $I_{VDDQ} = 20 \text{ A}$ 0.765 1.53 0.760 0.755 0.750 0.750 0.750 0.745 0.740 VDDQ Output Voltage (V) 1.52 1.51 1.50 1.49 1.48 0.740 1.47 0.735 1.46  $V_{VDDQ} = 1.5 V$ 1.45 0.730 6 8 10 12 14 16 18 20 22 -10 -5 0 5 10 VTTREF Current (mA) Input Voltage (V) Figure 14. VTTREF Load Regulation Figure 13. Line Regulation 0.695 0.620 0.690 0.615 0.610 0.605 0.600 0.600 0.600 0.595 0.595 0.685 0.665 0.680 0.680 0.675 0.675 0.675 0.665 0.590 0.660 0.585 0.655 V<sub>VDDQ</sub> = 1.35 V  $V_{VDDQ} = 1.2 V$ 0.650 0.580 -10 -5 0 5 10 -10 -5 0 5 10 VTTREF Current (mA) VTTREF Current (mA) Figure 15. VTTREF Load Regulation Figure 16. VTTREF Load Regulation 0.790 0.715 0.780 0.705 0.770 0.695 € 0.760 ege 0.750 0.750 () 0.685 0.675 0.665 0.730 0.655 0.720 0.645  $V_{VDDQ} = 1.5 V$ V<sub>VDDQ</sub> = 1.35 V 0.635 **–** –2.0 0.710 0.0 0.0 -1.0 -0.5 0.5 -0.5 0.5 -2.0 -1.5 1.0 1.5 2.0 -1.5 -1.0 1.0 1.5 2.0 VTT Current (V) VTT Current (V)

Figure 17. VTT Load Regulation

Figure 18. VTT Load Regulation

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013

**TPS51216** 



Figure 21. 1.5-V Load Transient Response

Figure 22. VTT Load Transient Response

Texas

INSTRUMENTS



**TPS51216** 



SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013

**TPS51216** 





www.ti.com



### **APPLICATION INFORMATION**

#### **VDDQ Switch Mode Power Supply Control**

TPS51216 supports D-CAP<sup>TM</sup> mode which does not require complex external compensation networks and is suitable for designs with small external components counts. The D-CAP<sup>TM</sup> mode provides fast transient response with appropriate amount of equivalent series resistance (ESR) on the output capacitors. An adaptive on-time control scheme is used to achieve pseudo-constant frequency. The TPS51216 adjusts the on-time ( $t_{ON}$ ) to be inversely proportional to the input voltage ( $V_{IN}$ ) and proportional to the output voltage ( $V_{DDQ}$ ). This makes a switching frequency fairy constant over the variation of input voltage at the steady state condition.

#### **VREF and REFIN, VDDQ Output Voltage**

The part provides a 1.8-V,  $\pm 0.8\%$  accurate, voltage reference from VREF. This output has a 300-µA (max) current capability to drive the REFIN input voltage through a voltage divider circuit. A capacitor with a value of 0.1-µF or larger should be attached close to the VREF terminal.

The VDDQ switch-mode power supply (SMPS) output voltage is defined by REFIN voltage, within the range between 0.7 V and 1.8 V, programmed by the resister-divider connected between VREF and GND. (See External Components Selection section.) A few nano farads of capacitance from REFIN to GND is recommended for stable operation.

#### Soft-Start and Powergood

TPS51216 provides integrated VDDQ soft-start functions to suppress in-rush current at start-up. The soft-start is achieved by controlling internal reference voltage ramping up. Figure 29 shows the start-up waveforms. The switching regulator waits for 400µs after S5 assertion. The MODE pin voltage is read in this period. A typical VDDQ ramp up duration is 700µs.

TPS51216 has a powergood open-drain output that indicates the VDDQ voltage is within the target range. The target voltage window and transition delay times of the PGOOD comparator are  $\pm 8\%$  (typ) and 1-ms delay for assertion (low to high), and  $\pm 16\%$  (typ) and 330-ns delay for de-assertion (high to low) during running. The PGOOD comparator is enabled 1.1 ms after VREF is raised high and the start-up delay is 2.5 ms. Note that the time constant which is composed of the REFIN capacitor and a resistor divider needs to be short enough to reach the target value before PGOOD comparator enabled.



Figure 29. Typical Start-up Waveforms

## **TPS51216**

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013



#### Power State Control

The TPS51216 has two input pins, S3 and S5, to provide simple control scheme of power state. All of VDDQ, VTTREF and VTT are turned on at S0 state (S3=S5=high). In S3 state (S3=low, S5=high), VDDQ and VTTREF voltages are kept on while VTT is turned off and left at high impedance state (high-Z). The VTT output floats and does not sink or source current in this state. In S4/S5 states (S3=S5=low), all of the three outputs are turned off and discharged to GND according to the discharge mode selected by MODE pin. Each state code represents as follow; S0 = full ON, S3 = suspend to RAM (STR), S4 = suspend to disk (STD), S5 = soft OFF. (See Table 1)

| STATE | S3 | S5 | VREF | VDDQ           | VTTREF         | VTT            |
|-------|----|----|------|----------------|----------------|----------------|
| S0    | н  | н  | ON   | ON             | ON             | ON             |
| S3    | LO | н  | ON   | ON             | ON             | OFF(High-Z)    |
| S4/S5 | LO | LO | OFF  | OFF(Discharge) | OFF(Discharge) | OFF(Discharge) |

#### Table 1. S3/S5 Power State Control

#### MODE Pin Configuration

The TPS51216 reads the MODE pin voltage when the S5 signal is raised high and stores the status in a register. A 15-µA current is sourced from the MODE pin during this time to read the voltage across the resistor connected between the pin and GND. Table 2 shows resistor values, corresponding switching frequency and discharge mode configurations.

| MODE NO. | RESISTANCE BETWEEN<br>MODE AND GND ( kΩ) | SWITCHING<br>FREQUENCY (kHz) | DISCHARGE MODE |
|----------|------------------------------------------|------------------------------|----------------|
| 3        | 200                                      | 400                          | Tracking       |
| 2        | 100                                      | 300                          |                |
| 1        | 68                                       | 300                          | Non-tracking   |
| 0        | 47                                       | 400                          |                |

#### Table 2. MODE Selection

### **Discharge Control**

In S4/S5 state, VDDQ, VTT, and VTTREF outputs are discharged based on the respective discharge mode selected above. The tracking discharge mode discharges VDDQ output through the internal VTT regulator transistors enabling quick discharge operation. The VTT output maintains tracking of the VTTREF voltage in this mode. (Please refer to Figure 25) After 4 ms of tracking discharge operation, the mode changes to non-tracking discharge. The VDDQ output must be connected to the VLDOIN pin in this mode. The non-tracking mode discharges the VDDQ and VTT pins using internal MOSFETs that are connected to corresponding output terminals. The non-tracking discharge is slow compared with the tracking discharge due to the lower current capability of these MOSFETs. (Please refer to Figure 26)



#### D-CAP<sup>™</sup> Mode



Figure 30 shows a simplified model of D-CAP<sup>™</sup> mode architecture.

Figure 30. Simplified D-CAP<sup>™</sup> Model

The VDDQSNS voltage is compared with REFIN voltage. The PWM comparator creates a set signal to turn on the high-side MOSFET. The gain and speed of the comparator is high enough to maintain the voltage at the beginning of each on-cycle (or the end of each off-cycle) to be substantially constant. The DC output voltage monitored at VDDQ may have line regulation due to ripple amplitude that slightly increases as the input voltage increase. The D-CAP<sup>™</sup> mode offers flexibility on output inductance and capacitance selections and provides ease-of-use with a low external component count. However, it requires a sufficient amount of output ripple voltage for stable operation and good jitter performance.

The requirement for loop stability is simple and is described in Equation 1. The 0-dB frequency,  $f_0$  defined in Equation 1, is recommended to be lower than 1/3 of the switching frequency to secure proper phase margin.

$$f_0 = \frac{1}{2\pi \times \text{ESR} \times C_{OUT}} \le \frac{f_{SW}}{3}$$

where

- ESR is the effective series resistance of the output capacitor
- $C_{OUT}$  is the capacitance of the output capacitor
- f<sub>sw</sub> is switching frequency

Jitter is another attribute caused by signal-to-noise ratio of the feedback signal. One of the major factors that determine jitter performance in D-CAP<sup>™</sup> mode is the down-slope angle of the VDDQSNS ripple voltage. Figure 31 shows, in the same noise condition, a jitter is improved by making the slope angle larger.

(1)

18



Figure 31. Ripple Voltage Slope and Jitter Performance

For a good jitter performance, use the recommended down slope of approximately 20 mV per switching period as shown in Figure 31 and Equation 2.

 $\frac{V_{OUT} \times ESR}{f_{SW} \times L_X} \ge 20 \, mV$ 

where

- V<sub>OUT</sub> is the VDDQ output voltage
- $\bullet \quad L_X \text{ is the inductance} \\$

## Light-Load Operation

In auto-skip mode, the TPS51216 SMPS control logic automatically reduces its switching frequency to improve light-load efficiency. To achieve this intelligence, a zero cross detection comparator is used to prevent negative inductor current by turning off the low-side MOSFET. Equation 3 shows the boundary load condition of this skip mode and continuous conduction operation.

$$I_{LOAD(LL)} = \frac{(V_{IN} - V_{OUT})}{2 \times L_X} \times \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f_{SW}}$$

(3)

(2)



www.ti.com



## VTT and VTTREF

TPS51216 integrates two high performance, low-drop-out linear regulators, VTT and VTTREF, to provide complete DDR2/DDR3/DDR3L power solutions. The VTTREF has a 10-mA sink/source current capability, and tracks ½ of VDDQSNS with ±1% accuracy using an on-chip ½ divider. A 0.22- $\mu$ F (or larger) ceramic capacitor must be connected close to the VTTREF terminal for stable operation. The VTT responds quickly to track VTTREF within ±40 mV at all conditions, and the current capability is 2 A for both sink and source. A 10- $\mu$ F (or larger) ceramic capacitor(s) need to be connected close to the VTT terminal for stable operation. To achieve tight regulation with minimum effect of wiring resistance, a remote sensing terminal, VTTSNS, should be connected to the positive node of VTT output capacitor(s) as a separate trace from the high-current line to the VTT pin. (Please refer to the Layout Considerations section for details.)

When VTT is not required in the design, the following treatments are strongly recommended.

- Connect VLDOIN to VDDQ.
- Tie VTTSNS to VTT, and remove capacitors from VTT to float.
- Connect VTTGND to GND.
- Select MODE 0 or MODE 1 shown in Table 2 (Select Non-tracking discharge mode).
- Maintain a 0.22-µF capacitor connected at VTTREF.
- Pull-down S3 to GND with 1-kΩ resistance.



Figure 32. Application Circuit When VTT Is Not Required

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013

## VDDQ Overvoltage and Undervoltage Protection

TPS51216 sets the overvoltage protection (OVP) when the VDDQSNS voltage reaches a level 20% (typ) higher than the REFIN voltage. When an OV event is detected, the controller latches DRVH low and DRVL high. VTTREF and VTT are turned off and discharged using the non-tracking discharge MOSFETs regardless of the tracking mode.

The undervoltage protection (UVP) latch is set when the VDDQSNS voltage remains lower than 68% (typ) of the REFIN voltage for 1 ms or longer. In this fault condition, the controller latches DRVH low and DRVL low and discharges the VDDQ, VTT and VTTREF outputs. UVP detection function is enabled after 1.2 ms of SMPS operation to ensure startup.

To release the OVP and UVP latches, toggle S5 or adjust the V5IN voltage down and up beyond the undervoltage lockout threshold.

#### **VDDQ Overcurrent Protection**

The VDDQ SMPS has cycle-by-cycle overcurrent limiting protection. The inductor current is monitored during the off-state using the low-side MOSFET  $R_{DS(on)}$  and the controller maintains the off-state while the voltage across the low-side MOSFET is larger than the overcurrent trip level. The current monitor circuit inputs are PGND and SW pins so that those should be properly connected to the source and drain terminals of low-side MOSFET. The overcurrent trip level,  $V_{TRIP}$ , is determined by Equation 4, where  $R_{TRIP}$  is the value of the resistor connected between the TRIP pin and GND, and  $I_{TRIP}$  is the current sourced from the TRIP pin.  $I_{TRIP}$  is 10 µA typically at room temperature, and has 4700ppm/°C temperature coefficient to compensate the temperature dependency of the low-side MOSFET  $R_{DS(on)}$ .

$$V_{\text{TRIP}} = R_{\text{TRIP}} \times I_{\text{TRIP}}$$

(4)

(5)

Because the comparison is done during the off-state,  $V_{TRIP}$  sets the valley level of the inductor current. The load current OCL level,  $I_{OCL}$ , can be calculated by considering the inductor ripple current as shown in Equation 5

$$I_{OCL} = \left(\frac{V_{TRIP}}{8 \times R_{DS(on)}}\right) + \frac{I_{IND(ripple)}}{2} = \left(\frac{V_{TRIP}}{8 \times R_{DS(on)}}\right) + \frac{1}{2} \times \frac{V_{IN} - V_{OUT}}{L_X} \times \frac{V_{OUT}}{f_{SW} \times V_{IN}}$$

where

I<sub>IND(ripple)</sub> is inductor ripple current

In an overcurrent condition, the current to the load exceeds the current to the output capacitor, thus the output voltage tends to fall down. Eventually, it crosses the undervoltage protection threshold and shuts down.

### VTT Overcurrent Protection

The LDO has an internally fixed constant overcurrent limiting of 3-A (typ) for both sink and source operation.

#### V5IN Undervoltage Lockout Protection

TPS51216 has a 5-V supply undervoltage lockout protection (UVLO) threshold. When the V5IN voltage is lower than UVLO threshold voltage, typically 3.93 V, VDDQ, VTT and VTTREF are shut off. This is a non-latch protection.

### **Thermal Shutdown**

TPS51216 includes an internal temperature monitor. If the temperature exceeds the threshold value, 140°C (typ), VDDQ, VTT and VTTREF are shut off. The thermal shutdown state of VDDQ is open, VTT and VTTREF are high impedance (high-Z) respectively, and the discharge functions are disabled. This is a non-latch protection and the operation is restarted with soft-start sequence when the device temperature is reduced by 10°C (typ).





#### **External Components Selection**

The external components selection is simple in D-CAP™ mode.

1. DETERMINE THE VALUE OF R1 AND R2

The output voltage is determined by the value of the voltage-divider resistor, R1 and R2 as shown in Figure 30. R1 is connected between VREF and REFIN pins, and R2 is connected between the REFIN pin and GND. Setting R1 as  $10-k\Omega$  is a good starting point. Determine R2 using Equation 6.



(6)

#### 2. CHOOSE THE INDUCTOR

The inductance value should be determined to yield a ripple current of approximately ¼ to ½ of maximum output current. Larger ripple current increases output ripple voltage and improves the signal-to-noise ratio and helps stable operation.

$$L_{X} = \frac{1}{I_{IND(ripple)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}} = \frac{3}{I_{O(max)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(7)

The inductor needs a low direct current resistance (DCR) to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 8.

$$I_{\text{IND(peak)}} = \frac{V_{\text{TRIP}}}{8 \times R_{\text{DS(on)}}} + \frac{1}{L_X \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$
(8)

3. CHOOSE THE OCL SETTING RESISTANCE, RTRIP

Combining Equation 4 and Equation 5, R<sub>TRIP</sub> can be obtained using Equation 9.

$$R_{TRIP} = \frac{8 \times \left(I_{OCL} - \left(\frac{(V_{IN} - V_{OUT})}{(2 \times L_X)}\right) \times \frac{V_{OUT}}{(f_{SW} \times V_{IN})}\right) \times R_{DS(on)}}{I_{TRIP}}$$
(9)

#### 4. CHOOSE THE OUTPUT CAPACITORS

Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. Determine ESR to meet small signal stability and recommended ripple voltage. A quick reference is shown in Equation 10 and Equation 11.

$$\frac{1}{2\pi \times \text{ESR} \times C_{\text{OUT}}} \le \frac{f_{\text{SW}}}{3}$$

$$\frac{V_{\text{OUT}} \times \text{ESR}}{20 \text{ mV}} \ge 20 \text{ mV}$$
(10)

$$f_{SW} \times L_X$$

(11)

**TPS51216** 

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013



www.ti.com

### **TPS51216 Application Circuit**



Figure 33. DDR3, 400-kHz Application Circuit, Tracking Discharge

| REFERENCE<br>DESIGNATOR | QTY | SPECIFICATION          | MANUFACTURE | PART NUMBER   |
|-------------------------|-----|------------------------|-------------|---------------|
| C8, C9, C10             | 3   | 10 µF, 25 V            | Taiyo Yuden | TMK325BJ106MM |
| C11                     | 1   | 330 μF, 2V, 6 mΩ       | Panasonic   | EEFSX0D331XE  |
| L1                      | 1   | 0.56 μH, 21 A, 1.56 mΩ | Panasonic   | ETQP4LR56WFC  |
| Q1                      | 1   | 30 V, 35 A, 8.5 mΩ     | Fairchild   | FDMS8680      |
| Q2, Q3                  | 2   | 30 V, 42 A, 3.5 mΩ     | Fairchild   | FDMS8670AS    |

For this example, the bulk output capacitor ESR requirement for D-CAP<sup>™</sup> mode is described in Equation 12, whichever is greater.

$$\mathsf{ESR} \ge \frac{20\,\mathsf{mV} \times \mathsf{f}_{\mathsf{SW}} \times \mathsf{L}}{\mathsf{V}_{\mathsf{OUT}}} \quad \text{or} \quad \mathsf{ESR} \ge \frac{3}{2\pi \times \mathsf{f}_{\mathsf{SW}} \times \mathsf{C}_{\mathsf{OUT}}} \tag{12}$$



#### **Layout Considerations**

Certain issues must be considered before designing a layout using the TPS51216.



Figure 34. DC/DC Converter Ground System

- VIN capacitor(s), VOUT capacitor(s) and MOSFETs are the power components and should be placed on one side of the PCB (solder side). Other small signal components should be placed on another side (component side). At least one inner plane should be inserted, connected to ground, in order to shield and isolate the small signal traces from noisy power lines.
- All sensitive analog traces and components such as VDDQSNS, VTTSNS, MODE, REFIN, VREF and TRIP should be placed away from high-voltage switching nodes such as SW, DRVL, DRVH or VBST to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components.
- The DC/DC converter has several high-current loops. The area of these loops should be minimized in order to suppress generating switching noise.
  - The most important loop to minimize the area of is the path from the VIN capacitor(s) through the high and low-side MOSFETs, and back to the capacitor(s) through ground. Connect the negative node of the VIN capacitor(s) and the source of the low-side MOSFET at ground as close as possible. (Refer to loop #1 of Figure 34)
  - The second important loop is the path from the low-side MOSFET through inductor and VOUT capacitor(s), and back to source of the low-side MOSFET through ground. Connect source of the low-side MOSFET and negative node of VOUT capacitor(s) at ground as close as possible. (Refer to loop #2 of Figure 34)
  - The third important loop is of gate driving system for the low-side MOSFET. To turn on the low-side MOSFET, high current flows from V5IN capacitor through gate driver and the low-side MOSFET, and back to negative node of the capacitor through ground. To turn off the low-side MOSFET, high current flows from gate of the low-side MOSFET through the gate driver and PGND, and back to source of the low-side MOSFET through ground. Connect negative node of V5IN capacitor, source of the low-side MOSFET and PGND at ground as close as possible. (Refer to loop #3 of Figure 34)
- Because the TPS51216 controls output voltage referring to voltage across VOUT capacitor, VDDQSNS should be connected to the positive node of VOUT capacitor. In a same manner GND should be connected to the negative node of VOUT capacitor.

**TPS51216** 

SLUSAB9A -NOVEMBER 2010-REVISED APRIL 2013



www.ti.com

- Connect the overcurrent setting resistors from TRIP pin to ground and make the connections as close as
  possible to the device. The trace from TRIP pin to resistor and from resistor to ground should avoid coupling
  to a high-voltage switching node.
- Connect the frequency and mode setting resistor from MODE pin to ground, and make the connections as close as possible to the device. The trace from the MODE pin to the resistor and from the resistor to ground should avoid coupling to a high-voltage switching node
- Connections from gate drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65 mm (25 mils) or wider trace and via(s) of at least 0.5 mm (20 mils) diameter along this trace.
- The PCB trace defined as SW node, which connects to the source of the switching MOSFET, the drain of the rectifying MOSFET and the high-voltage side of the inductor, should be as short and wide as possible.
- VLDOIN should be connected to VDDQ output with short and wide traces. An input bypass capacitor should be placed as close as possible to the pin with short and wide connections.
- The output capacitor for VTT should be placed close to the pin with a short and wide connection in order to avoid additional ESR and/or ESL of the trace.
- VTTSNS should be connected to the positive node of the VTT output capacitor(s) as a separate trace from the high-current power line and is strongly recommended to avoid additional ESR and/or ESL. If it is needed to sense the voltage at the point of the load, it is recommended to attach the output capacitor(s) at that point. Also, it is recommended to minimize any additional ESR and/or ESL of ground trace between GND pin and the output capacitor(s).
- Consider adding a low pass filter (LPF) at VTTSNS in case the ESR of the VTT output capacitor(s) is larger than 2 mΩ.
- VDDQSNS can be connected separately from VLDOIN. Remember that this sensing potential is the reference voltage of VTTREF. Avoid any noise generative lines.
- The negative node of the VTT output capacitor(s) and the VTTREF capacitor should be tied together by avoiding common impedance to high-current path of the VTT source/sink current.
- GND pin node represents the reference potential for VTTREF and VTT outputs. Connect GND to negative nodes of VTT capacitor(s), VTTREF capacitor and VDDQ capacitor(s) with care to avoid additional ESR and/or ESL. GND and PGND should be connected together at a single point.
- In order to effectively remove heat from the package, prepare the thermal land and solder to the package thermal pad. Wide trace of the component-side copper, connected to this thermal land, helps heat spreading. Numerous vias with a 0.3-mm diameter connected from the thermal land to the internal/solder-side ground plane(s) should be used to help dissipation.

#### CAUTION

Do NOT connect PGND pin directly to this thermal land underneath the package.



#### **REVISION HISTORY**

| Changes from Original (November 2010) to Revision A |                                                         |    |  |  |  |
|-----------------------------------------------------|---------------------------------------------------------|----|--|--|--|
| •                                                   | Added specifications to ABSOLUTE MAXIMUM RATINGS table. | 2  |  |  |  |
| •                                                   | Added clarity to VTT and VTTREF section.                | 19 |  |  |  |



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| FX004            | ACTIVE        | WQFN         | RUK                | 20   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 51216                   | Samples |
| TPS51216RUKR     | ACTIVE        | WQFN         | RUK                | 20   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 51216                   | Samples |
| TPS51216RUKT     | ACTIVE        | WQFN         | RUK                | 20   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 51216                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TPS51216 :

Enhanced Product: TPS51216-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51216RUKR | WQFN            | RUK                | 20 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS51216RUKR | WQFN            | RUK                | 20 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS51216RUKT | WQFN            | RUK                | 20 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS51216RUKT | WQFN            | RUK                | 20 | 250  | 180.0                    | 12.5                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51216RUKR | WQFN         | RUK             | 20   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS51216RUKR | WQFN         | RUK             | 20   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS51216RUKT | WQFN         | RUK             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| TPS51216RUKT | WQFN         | RUK             | 20   | 250  | 338.0       | 355.0      | 50.0        |

# **RUK0020B**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RUK0020B**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RUK0020B**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated