







TL071, TL071A, TL071B, TL071H TL072, TL072A, TL072B, TL072H, TL072M TL074, TL074A, TL074B, TL074H, TL074M





# **TL07xx Low-Noise FET-Input Operational Amplifiers**

#### 1 Features

High slew rate: 20 V/µs (TL07xH, typ)

Low offset voltage: 1 mV (TL07xH, typ)

Low offset voltage drift: 2 µV/°C

Low power consumption: 940 µA/ch (TL07xH, typ)

Wide common-mode and differential voltage ranges

 Common-mode input voltage range includes V<sub>CC+</sub>

Low input bias and offset currents

Low noise:

 $V_n = 18 \text{ nV}/\sqrt{\text{Hz}}$  (typ) at f = 1 kHz

Output short-circuit protection

Low total harmonic distortion: 0.003% (typ)

Wide supply voltage: ±2.25 V to ±20 V, 4.5 V to 40 V

# 2 Applications

- Solar energy: string and central inverter
- Motor drives: AC and servo drive control and power stage modules
- Single phase online UPS
- Three phase UPS
- Pro audio mixers
- Battery test equipment

### 3 Description

The TL07xH (TL071H, TL072H, and TL074H) family of devices are the next-generation versions of the industry-standard TL07x (TL071, TL072, and TL074) devices. These devices provide outstanding value for cost-sensitive applications, with features including low offset (1 mV, typical), high slew rate (20 V/µs), and common-mode input to the positive supply. High ESD (1.5 kV, HBM), integrated EMI and RF filters, and operation across the full -40°C to 125°C enable the TL07xH devices to be used in the most rugged and demanding applications.

#### **Device Information**

| PART NUMBER(1) | PACKAGE     | BODY SIZE (NOM)    |
|----------------|-------------|--------------------|
|                | PDIP (8)    | 9.59 mm × 6.35 mm  |
|                | SC70 (5)    | 2.00 mm × 1.25 mm  |
| TL071x         | SO (8)      | 6.20 mm × 5.30 mm  |
|                | SOIC (8)    | 4.90 mm × 3.90 mm  |
|                | SOT-23 (5)  | 1.60 mm × 1.20 mm  |
|                | PDIP (8)    | 9.59 mm × 6.35 mm  |
|                | SO (8)      | 6.20 mm × 5.30 mm  |
| TL072x         | SOIC (8)    | 4.90 mm × 3.90 mm  |
|                | SOT-23 (8)  | 2.90 mm × 1.60 mm  |
|                | TSSOP (8)   | 4.40 mm × 3.00 mm  |
|                | CDIP (8)    | 9.59 mm × 6.67 mm  |
| TL072M         | CFP (10)    | 6.12 mm × 3.56 mm  |
|                | LCCC (20)   | 8.89 mm × 8.89 mm  |
|                | PDIP (14)   | 19.30 mm × 6.35 mm |
|                | SO (14)     | 10.30 mm × 5.30 mm |
| TL074x         | SOIC (14)   | 8.65 mm × 3.91 mm  |
| TLU74X         | SOT-23 (14) | 4.20 mm × 2.00 mm  |
|                | SSOP (14)   | 6.20 mm × 5.30 mm  |
|                | TSSOP (14)  | 5.00 mm × 4.40 mm  |
|                | CDIP (14)   | 19.56 mm × 6.92 mm |
| TL074M         | CFP (14)    | 9.21 mm × 6.29 mm  |
|                | LCCC (20)   | 8.89 mm × 8.89 mm  |

For all available packages, see the orderable addendum at the end of the data sheet.





Copyright © 2017, Texas Instruments Incorporated

**Logic Symbols** 



# **Table of Contents**

| 1 Features                                         | .1 6.22 Electrical Characteristics: TL071M, TL072M23       |
|----------------------------------------------------|------------------------------------------------------------|
| 2 Applications                                     |                                                            |
| 3 Description                                      |                                                            |
| 4 Revision History                                 |                                                            |
| 5 Pin Configuration and Functions                  |                                                            |
| 6 Specifications                                   |                                                            |
| 6.1 Absolute Maximum Ratings: TL07xH               |                                                            |
| 6.2 Absolute Maximum Ratings: All Devices Except   | TL07xH33                                                   |
| TL07xH                                             |                                                            |
| 6.3 ESD Ratings: TL07xH                            |                                                            |
| 6.4 ESD Ratings: All Devices Except TL07xH         |                                                            |
| 6.5 Recommended Operating Conditions: TL07xH       |                                                            |
| 6.6 Recommended Operating Conditions: All          | 8.3 Feature Description39                                  |
| Devices Except TL07xH                              |                                                            |
| 6.7 Thermal Information for Single Channel: TL071H |                                                            |
| 6.8 Thermal Information: TL071x                    |                                                            |
| 6.9 Thermal Information for Dual Channel: TL072H   |                                                            |
| 6.10 Thermal Information: TL072x                   | 71 11                                                      |
| 6.11 Thermal Information: TL072x (cont.)           |                                                            |
| 6.12 Thermal Information for Quad Channel: TL074H  |                                                            |
| 6.13 Thermal Information: TL074x                   |                                                            |
| 6.14 Thermal Information: TL074x (cont)            |                                                            |
| 6.15 Thermal Information: TL074x (cont)            |                                                            |
| 6.16 Thermal Information                           |                                                            |
| 6.17 Electrical Characteristics: TL07xH            |                                                            |
| 6.18 Electrical Characteristics: TL071C, TL072C,   | 12.2 Support Resources45                                   |
| TL074C                                             |                                                            |
| 6.19 Electrical Characteristics: TL071AC, TL072AC, | 12.4 Electrostatic Discharge Caution45                     |
| TL074AC                                            |                                                            |
| 6.20 Electrical Characteristics: TL071BC, TL072BC, | 13 Mechanical, Packaging, and Orderable                    |
| TL074BC                                            | 21 <b>Information</b> 45                                   |
| 6.21 Electrical Characteristics: TL071I, TL072I,   |                                                            |
| TL074I                                             | 22                                                         |
| 4 Revision History                                 |                                                            |
| NOTE: Page numbers for previous revisions may diff | fer from page numbers in the current version.              |
| Changes from Revision S (July 2021) to Revision    | T (December 2021) Page                                     |
|                                                    | configurations and Functions section5                      |
|                                                    |                                                            |
| Changes from Revision R (June 2021) to Revision    | n S (July 2021) Page                                       |
|                                                    | T-23 (5) and SC70 (5) packages throughout the data sheet 1 |
|                                                    | 1 25 (6) and 55.5 (6) passages are agreed the data sheet.  |
| Changes from Revision Q (June 2021) to Revision    | n R (June 2021) Page                                       |
|                                                    | T-23 (8) and TSSOP (8) packages throughout the data        |
|                                                    | 1                                                          |
|                                                    |                                                            |
|                                                    |                                                            |
| Added IQ spec IOI TEO/ZIT                          |                                                            |
| Change from Davisian B (Newsyster 2000) to Be      | uinian O / June 2024)                                      |
| Changes from Revision P (November 2020) to Re      |                                                            |
| believed voous (o) package from the Device Into    | ormation section1                                          |



#### www.ti.com

| •        | Added DBV, DCK, and D packages to TL071H in Pin Configuration and Functions section                                            |      |
|----------|--------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Deleted DGK package from TL072x in <i>Pin Configuration and Functions</i> section                                              |      |
| •        | Deleted tables with duplicate information from the <i>Specifications</i> section                                               |      |
| •        | Added D, DCK, and DBV package thermal information in Thermal Information for Single Channel: TL section                        |      |
| •        | Added D, DDF, and PW package thermal information in Thermal Information for Dual Channel: TL072 section                        |      |
| •        | Added I <sub>B</sub> and I <sub>OS</sub> specification for single channel DCK and DBV package                                  |      |
| •        | Added I <sub>O</sub> spec for TL071H                                                                                           |      |
| •        | Deleted Related Links section from the Device and Documentation Support section                                                |      |
| С        | hanges from Revision O (October 2020) to Revision P (November 2020)                                                            | Page |
| <u>.</u> | Added SOIC and TSSOP package thermal information in <i>Thermal Information for Quad Channel: TL0</i>                           |      |
| -        | section                                                                                                                        |      |
|          | Added Typical Characteristics:TL07xH section in Specifications section                                                         |      |
| _        | Traded Typical Characteriolics: 1207XIT Cocilett in Operations Cociletti                                                       |      |
| С        | hanges from Revision N (July 2017) to Revision O (October 2020)                                                                | Page |
| •        | Updated the numbering format for tables, figures, and cross-references throughout the document                                 |      |
| •        | Features of TL07xH added to the <i>Features</i> section                                                                        |      |
| •        | Added link to applications in the <i>Applications</i> section                                                                  |      |
| •        | Added TL07xH in the <i>Description</i> section                                                                                 |      |
| •        | Added TL07xH device in the <i>Device Information</i> section                                                                   |      |
| •        | Added SOT-23 (14), VSSOP (8), SOT-23 (8), SC70 (5), and SOT-23 (5) packages to the <i>Device Information</i>                   |      |
|          | section                                                                                                                        |      |
| •        | Added TSSOP, VSSOP and DDF packages to TL072x in <i>Pin Configuration and Functions</i> section                                |      |
| •        | Added DYY package to TL074x in <i>Pin Configuration and Functions</i> section                                                  |      |
| •        | Removed Table of Graphs from the <i>Typical Characteistics</i> section                                                         |      |
|          | Removed Related Documentation section                                                                                          |      |
| _        | Nemoved Nelated Documentation section.                                                                                         |      |
| С        | hanges from Revision M (February 2014) to Revision N (July 2017)                                                               | Page |
| •        | Updated data sheet text to latest documentation and translation standards                                                      | 1    |
| •        | Added TL072M and TL074M devices to data sheet                                                                                  | 1    |
| •        | Rewrote text in <i>Description</i> section                                                                                     | 1    |
| •        | Changed TL07x 8-pin PDIP package to 8-pin CDIP package in Device Information table                                             |      |
| •        | Deleted 20-pin LCCC package from Device Information table                                                                      |      |
| •        | Added 2017 copyright statement to front page schematic                                                                         |      |
| •        | Deleted TL071x FK (LCCC) pinout drawing and pinout table in <i>Pin Configurations and Functions</i> sections                   |      |
| •        | Updated pinout diagrams and pinout tables in <i>Pin Configurations and Functions</i> section                                   |      |
| •        | Deleted differential input voltage parameter from Absolute Maximum Ratings table                                               |      |
| •        | Deleted table notes from Absolute Maximum Ratings table                                                                        |      |
| •        | Added new table note to Absolute Maximum Ratings table                                                                         |      |
| •        | Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table                             |      |
| •        | Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table                                      |      |
| •        | Changed minimum input voltage value from $-15 \text{ V}$ to $V_{CC-} - 0.3 \text{ V}$ in <i>Absolute Maximum Ratings</i> table |      |
|          | Added input clamp current parameter to <i>Absolute Maximum Ratings</i> table                                                   |      |
|          | Changed common-mode voltage maximum value from V <sub>CC+</sub> – 4 V to V <sub>CC+</sub> in the <i>Recommended Oper</i>       |      |
|          | Conditions table                                                                                                               | 13   |
| •        | Changed devices in <i>Recommended Operating Conditions</i> table from TL07xA and TL07xB to TL07xA0 TL07xBC                     |      |
|          |                                                                                                                                |      |



| •  | Added TL07xl operating free-air temperature minimum value of –40°C to Recommended Operating                                                                                                                                                    |           |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|    | Conditions table                                                                                                                                                                                                                               | 13        |
| •  | Added U (CFP) package thermal values to Thermal Information: TL072x (cont.) table                                                                                                                                                              | 15        |
| •  | Added W (CFP) package thermal values to Thermal Information: TL074x (cont.) table                                                                                                                                                              | 16        |
| •  | Added Figure 6-59 to Typical Characteristics section                                                                                                                                                                                           | 33        |
|    | Added second Typical Application section application curves                                                                                                                                                                                    |           |
|    | Reformatted document references in Layout Guidelines section                                                                                                                                                                                   |           |
|    |                                                                                                                                                                                                                                                | _         |
|    | anges from Revision L (February 2014) to Revision M (February 2014)  Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature                                                                       | Page      |
| •  |                                                                                                                                                                                                                                                |           |
| •  | Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply                                         |           |
| Ch | Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section | 1<br>Page |



# **5 Pin Configuration and Functions**



Figure 5-1. TL071H DBV Package 5-Pin SOT-23 (Top View)

Figure 5-2. TL071H DCK Package 5-Pin SC70 (Top View)



Figure 5-3. TL071H D Package 8-Pin SOIC (Top View)

Table 5-1. Pin Functions: TL071H

| PIN  |     |     |   | 1/0   | DESCRIPTION        |
|------|-----|-----|---|-------|--------------------|
| NAME | DBV | DCK | D | ] 1/0 | DESCRIPTION        |
| IN-  | 4   | 3   | 2 | I     | Inverting input    |
| IN+  | 3   | 1   | 3 | Ţ     | Noninverting input |
| NC   | _   | _   | 8 | _     | Do not connect     |
| NC   | _   | _   | 1 | _     | Do not connect     |
| NC   | _   | _   | 5 | _     | Do not connect     |
| OUT  | 1   | 4   | 6 | 0     | Output             |
| VCC- | 2   | 2   | 4 | _     | Power supply       |
| VCC+ | 5   | 5   | 7 | _     | Power supply       |



Figure 5-4. TL071x D, P, and PS Package 8-Pin SOIC, PDIP, and SO (Top View)

Table 5-2. Pin Functions: TL071x

| PIN       |     | I/O | DESCRIPTION             |
|-----------|-----|-----|-------------------------|
| NAME      | NO. | 1/0 | DESCRIPTION             |
| IN-       | 2   | I   | Inverting input         |
| IN+       | 3   | I   | Noninverting input      |
| NC        | 8   | _   | Do not connect          |
| OFFSET N1 | 1   | _   | Input offset adjustment |
| OFFSET N2 | 5   | _   | Input offset adjustment |
| OUT       | 6   | 0   | Output                  |
| VCC-      | 4   | _   | Power supply            |
| VCC+      | 7   | _   | Power supply            |



Figure 5-5. TL072x D, DDF, JG, P, PS, and PW Package 8-Pin SOIC, SOT-23 (8), CDIP, PDIP, SO, and TSSOP (Top View)

Table 5-3. Pin Functions: TL072x

| PIN  |     | 1/0   | DESCRIPTION        |
|------|-----|-------|--------------------|
| NAME | NO. | – I/O | DESCRIPTION        |
| 1IN- | 2   | I     | Inverting input    |
| 1IN+ | 3   | I     | Noninverting input |
| 10UT | 1   | 0     | Output             |
| 2IN- | 6   | I     | Inverting input    |
| 2IN+ | 5   | I     | Noninverting input |
| 2OUT | 7   | 0     | Output             |
| VCC- | 4   | _     | Power supply       |
| VCC+ | 8   | _     | Power supply       |





Figure 5-6. TL072x U Package 10-Pin CFP (Top View)

Table 5-4. Pin Functions: TL072x

| PIN  |       | I/O | DESCRIPTION        |
|------|-------|-----|--------------------|
| NAME | NO.   | 1/0 | DESCRIPTION        |
| 1IN- | 3     | I   | Inverting input    |
| 1IN+ | 4     | I   | Noninverting input |
| 10UT | 2     | 0   | Output             |
| 2IN- | 7     | I   | Inverting input    |
| 2IN+ | 6     | I   | Noninverting input |
| 2OUT | 8     | 0   | Output             |
| NC   | 1, 10 | _   | Do not connect     |
| VCC- | 5     | _   | Power supply       |
| VCC+ | 9     | _   | Power supply       |





Figure 5-7. TL072 FK Package 20-Pin LCCC (Top View)

Table 5-5. Pin Functions: TL072x

|      | PIN                                            |     |                    |  |
|------|------------------------------------------------|-----|--------------------|--|
|      |                                                | I/O | DESCRIPTION        |  |
| NAME | NO.                                            |     |                    |  |
| 1IN- | 5                                              | I   | Inverting input    |  |
| 1IN+ | 7                                              | I   | Noninverting input |  |
| 10UT | 2                                              | 0   | Output             |  |
| 2IN- | 15                                             | I   | Inverting input    |  |
| 2IN+ | 12                                             | I   | Noninverting input |  |
| 2OUT | 17                                             | 0   | Output             |  |
| NC   | 1, 3, 4, 6, 8,<br>9, 11, 13, 14,<br>16, 18, 19 | _   | Do not connect     |  |
| VCC- | 10                                             | _   | Power supply       |  |
| VCC+ | 20                                             | _   | Power supply       |  |



Figure 5-8. TL074x D, N, NS, PW, J, DYY, and W Package 14-Pin SOIC, PDIP, SO, TSSOP, CDIP, SOT-23 (14), and CFP (Top View)

Table 5-6. Pin Functions: TL074x

|                   | PIN |       | DESCRIPTION        |
|-------------------|-----|-------|--------------------|
| NAME              | NO. | - I/O | DESCRIPTION        |
| 1IN-              | 2   | I     | Inverting input    |
| 1IN+              | 3   | I     | Noninverting input |
| 10UT              | 1   | 0     | Output             |
| 2IN-              | 6   | I     | Inverting input    |
| 2IN+              | 5   | I     | Noninverting input |
| 2OUT              | 7   | 0     | Output             |
| 3IN-              | 9   | I     | Inverting input    |
| 3IN+              | 10  | I     | Noninverting input |
| 3OUT              | 8   | 0     | Output             |
| 4IN-              | 13  | I     | Inverting input    |
| 4IN+              | 12  | I     | Noninverting input |
| 4OUT              | 14  | 0     | Output             |
| V <sub>CC</sub> - | 11  | _     | Power supply       |
| V <sub>CC+</sub>  | 4   | _     | Power supply       |





Figure 5-9. TL074 FK Package 20-Pin LCCC (Top View)

Table 5-7. Pin Functions: TL074x

| F    | PIN                    |     | Tuble 6 7.1 III Tulletione. TE674X |
|------|------------------------|-----|------------------------------------|
| NAME | NO.                    | I/O | DESCRIPTION                        |
| 1IN- | 3                      | I   | Inverting input                    |
| 1IN+ | 4                      | I   | Noninverting input                 |
| 10UT | 2                      | 0   | Output                             |
| 2IN- | 9                      | I   | Inverting input                    |
| 2IN+ | 8                      | I   | Noninverting input                 |
| 2OUT | 10                     | 0   | Output                             |
| 3IN- | 13                     | I   | Inverting input                    |
| 3IN+ | 14                     | I   | Noninverting input                 |
| 3OUT | 12                     | 0   | Output                             |
| 4IN- | 19                     | I   | Inverting input                    |
| 4IN+ | 18                     | I   | Noninverting input                 |
| 4OUT | 20                     | 0   | Output                             |
| NC   | 1, 5, 7, 11, 15,<br>17 | _   | Do not connect                     |
| VCC- | 16                     | _   | Power supply                       |
| VCC+ | 6                      | _   | Power supply                       |



### **6 Specifications**

## 6.1 Absolute Maximum Ratings: TL07xH

over operating ambient temperature range (unless otherwise noted) (1)

|                                               |                          | MIN                       | MAX                       | UNIT |  |  |
|-----------------------------------------------|--------------------------|---------------------------|---------------------------|------|--|--|
| Supply voltage, $V_S = (V_{CC+})$             | - (V <sub>CC</sub> -)    | 0                         | 42                        | 42 V |  |  |
| Signal input pins                             | Common-mode voltage (3)  | (V <sub>CC-</sub> ) - 0.5 | (V <sub>CC+</sub> ) + 0.5 | V    |  |  |
|                                               | Differential voltage (3) |                           | V <sub>S</sub> + 0.2      | V    |  |  |
|                                               | Current (3)              | -10                       | 10                        | mA   |  |  |
| Output short-circuit (2)                      |                          | Continuous                |                           |      |  |  |
| Operating ambient temperature, T <sub>A</sub> |                          | -55                       | 150                       | °C   |  |  |
| Junction temperature, T <sub>J</sub>          |                          |                           | 150                       | °C   |  |  |
| Storage temperature, T <sub>stg</sub>         |                          | -65                       | 150                       | °C   |  |  |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Short-circuit to ground, one amplifier per package.
- (3) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less.

## 6.2 Absolute Maximum Ratings: All Devices Except TL07xH

over operating free-air temperature range (unless otherwise noted) (1)

|                                     |                                                              | MIN                 | MAX                    | UNIT |
|-------------------------------------|--------------------------------------------------------------|---------------------|------------------------|------|
| V <sub>CC+</sub> - V <sub>CC-</sub> | Supply voltage                                               | -0.3                | 36                     | V    |
| VI                                  | Input voltage (3)                                            | V <sub>CC</sub> 0.3 | V <sub>CC</sub> - + 36 | V    |
| I <sub>IK</sub>                     | Input clamp current                                          |                     | -50                    | mA   |
|                                     | Duration of output short circuit <sup>(2)</sup>              | Unlimited           |                        |      |
| TJ                                  | Operating virtual junction temperature                       |                     | 150                    | °C   |
|                                     | Case temperature for 60 seconds - FK package                 |                     | 260                    | °C   |
|                                     | Lead temperature 1.8 mm (1/16 inch) from case for 10 seconds |                     | 300                    | °C   |
| T <sub>stg</sub>                    | Storage temperature                                          | <del>-</del> 65     | 150                    | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The output may be shorted to ground or to either supply. Temperature and supply voltages must be limited to ensure that the dissipation rating is not exceeded.
- (3) Differential voltage only limited by input voltage.

#### 6.3 ESD Ratings: TL07xH

|                    |                                                                                           |                                                                     | VALUE | UNIT |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|------|--|--|--|
| TL074H             |                                                                                           |                                                                     |       |      |  |  |  |
| V                  | Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> |                                                                     | ±1500 | V    |  |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | v    |  |  |  |
| TL072H and         | TL072H and TL071H                                                                         |                                                                     |       |      |  |  |  |
|                    |                                                                                           | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 | \/   |  |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | 1 v  |  |  |  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 ESD Ratings: All Devices Except TL07xH

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                          |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.5 Recommended Operating Conditions: TL07xH

over operating ambient temperature range (unless otherwise noted)

|                |                                                           | MIN                     | MAX               | UNIT |
|----------------|-----------------------------------------------------------|-------------------------|-------------------|------|
| Vs             | Supply voltage, (V <sub>CC+</sub> ) – (V <sub>CC</sub> –) | 4.5                     | 40                | V    |
| VI             | Input voltage range                                       | (V <sub>CC</sub> -) + 2 | $(V_{CC+}) + 0.1$ | V    |
| T <sub>A</sub> | Specified temperature                                     | -40                     | 125               | °C   |

### 6.6 Recommended Operating Conditions: All Devices Except TL07xH

over operating free-air temperature range (unless otherwise noted)

|                   |                                |                          | MIN                  | MAX              | UNIT |
|-------------------|--------------------------------|--------------------------|----------------------|------------------|------|
| V <sub>CC+</sub>  | Supply voltage (1)             |                          | 5                    | 15               | V    |
| V <sub>CC</sub> - | Supply voltage (1)             |                          | -5                   | -15              | V    |
| V <sub>CM</sub>   | Common-mode voltage            |                          | V <sub>CC-</sub> + 4 | V <sub>CC+</sub> | V    |
|                   |                                | TL07xM                   | <b>–</b> 55          | 125              | °C   |
| _                 |                                | TL08xQ                   | -40                  | 125              |      |
| T <sub>A</sub>    | Operating free-air temperature | TL07xl                   | -40                  | 85               |      |
|                   |                                | TL07xAC, TL07xBC, TL07xC | 0                    | 70               |      |

<sup>(1)</sup>  $V_{CC+}$  and  $V_{CC-}$  are not required to be of equal magnitude, provided that the total  $V_{CC}$  ( $V_{CC+} - V_{CC-}$ ) is between 10 V and 30 V.

#### 6.7 Thermal Information for Single Channel: TL071H

|                       |                                              |             | TL071H        |                 |      |
|-----------------------|----------------------------------------------|-------------|---------------|-----------------|------|
| THERMAL METRIC (1)    |                                              | D<br>(SOIC) | DCK<br>(SC70) | DBV<br>(SOT-23) | UNIT |
|                       |                                              | 8 PINS      | 5 PINS        | 5 PINS          |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 158.8       | 217.5         | 212.2           | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 98.6        | 113.1         | 111.1           | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 102.3       | 63.8          | 79.4            | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 45.8        | 34.8          | 51.8            | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 101.5       | 63.5          | 79.0            | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A           | N/A             | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.8 Thermal Information: TL071x

| THERMAL METRIC(1)     |                                           | D (SOIC) | P (PDIP) | PS (SO) | UNIT |
|-----------------------|-------------------------------------------|----------|----------|---------|------|
|                       |                                           | 8 PINS   | 8 PINS   | 8 PINS  |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance    | 97       | 85       | 95      | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | _        | _        | _       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.9 Thermal Information for Dual Channel: TL072H

| THERMAL METRIC (1)    |                                              |             |                 |               |      |
|-----------------------|----------------------------------------------|-------------|-----------------|---------------|------|
|                       |                                              | D<br>(SOIC) | DDF<br>(SOT-23) | PW<br>(TSSOP) | UNIT |
|                       |                                              | 8 PINS      | 8 PINS          | 8 PINS        |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 147.8       | 181.5           | 200.3         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 88.2        | 112.5           | 89.4          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 91.4        | 98.2            | 131.0         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 36.8        | 17.2            | 22.2          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 90.6        | 97.6            | 129.3         | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A             | N/A           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.10 Thermal Information: TL072x

|                       |                                           | TL072x   |           |          |         |      |
|-----------------------|-------------------------------------------|----------|-----------|----------|---------|------|
|                       | THERMAL METRIC <sup>(1)</sup>             | D (SOIC) | JG (CDIP) | P (PDIP) | PS (SO) | UNIT |
|                       |                                           | 8 PINS   | 8 PINS    | 8 PINS   | 8 PINS  |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance    | 97       | _         | 85       | 95      | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | _        | 15.05     | _        | _       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.11 Thermal Information: TL072x (cont.)

|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | U (CFP) | FK (LCCC) | UNIT |
|-----------------------|----------------------------------------------|------------|---------|-----------|------|
|                       |                                              | 8 PINS     | 10 PINS | 20 PINS   |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 150        | 169.8   | _         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | _          | 62.1    | 5.61      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | _          | 176.2   | _         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | _          | 48.4    | _         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | _          | 144.1   | _         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _          | 5.4     | _         | °C/W |

For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report.

#### 6.12 Thermal Information for Quad Channel: TL074H

| THERMAL METRIC (1)    |                                              |             |                                |               |      |
|-----------------------|----------------------------------------------|-------------|--------------------------------|---------------|------|
|                       |                                              | D<br>(SOIC) | DYY <sup>(2)</sup><br>(SOT-23) | PW<br>(TSSOP) | UNIT |
|                       |                                              | 14 PINS     | 14 PINS                        | 14 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 114.2       | TBD                            | 134.4         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 70.3        | TBD                            | 62.6          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 70.2        | TBD                            | 77.6          | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 28.8        | TBD                            | 13.0          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 69.8        | TBD                            | 77.0          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | TBD                            | N/A           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.13 Thermal Information: TL074x

|                      | THERMAL METRIC <sup>(1)</sup>             | D (SOIC) | N (PDIP) | NS (SO) | UNIT |
|----------------------|-------------------------------------------|----------|----------|---------|------|
|                      |                                           | 14 PINS  | 14 PINS  | 14 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance    | 86       | 80       | 76      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | _        | _        | _       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> This package option is preview for TL074H.



## 6.14 Thermal Information: TL074x (cont).

|                       |                                              |          | TL074x     |         |      |
|-----------------------|----------------------------------------------|----------|------------|---------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | J (CDIP) | PW (TSSOP) | W (CFP) | UNIT |
|                       |                                              | 14 PINS  | 14 PINS    | 14 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | _        | 113        | 128.8   | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 14.5     | _          | 56.1    | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | _        | _          | 127.6   | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | _        | _          | 29      | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | _        | _          | 106.1   | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _        | _          | 0.5     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

6.15 Thermal Information: TL074x (cont).

|                        |                                           | TL074x    |      |
|------------------------|-------------------------------------------|-----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>             | FK (LCCC) | UNIT |
|                        |                                           | 20 PINS   |      |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance    | _         | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 5.61      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.16 Thermal Information

| • • • • •             |                                           | •                 |            |              |        |            |        |            |        |         |           |            |      |
|-----------------------|-------------------------------------------|-------------------|------------|--------------|--------|------------|--------|------------|--------|---------|-----------|------------|------|
|                       |                                           | TL071/TL072/TL074 |            |              |        |            |        |            |        |         |           |            |      |
| THERMAL METRIC(1)     |                                           | D (S              | OIC)       | FK<br>(LCCC) | J (C   | DIP)       | N (P   | DIP)       | NS     | (SO)    | PW (T     | SSOP)      | UNIT |
|                       |                                           | 8 PINS            | 14<br>PINS | 20 PINS      | 8 PINS | 14<br>PINS | 8 PINS | 14<br>PINS | 8 PINS | 14 PINS | 8<br>PINS | 14<br>PINS |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance    | 97                | 86         | _            | _      | _          | 85     | 80         | 95     | 76      | 150       | 113        | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | _                 | _          | 5.61         | 15.05  | 14.5       | _      | _          | _      | _       | _         | _          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 6.17 Electrical Characteristics: TL07xH

For  $V_S = (V_{CC+}) - (V_{CC-}) = 4.5 \text{ V}$  to 40 V (±2.25 V to ±20 V) at  $T_A = 25^{\circ}\text{C}$ ,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$ , unless otherwise noted.

|                      | S / 2, unless otherwise r   |                                                                                                                                               | NDITIONS                                                | MIN                       | TYP      | MAX                 | UNIT                |
|----------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------|----------|---------------------|---------------------|
| OFFSET V             | OLTAGE                      |                                                                                                                                               |                                                         |                           |          |                     |                     |
| 0110217              |                             |                                                                                                                                               |                                                         |                           | ±1       | ±4                  |                     |
| V <sub>OS</sub>      | Input offset voltage        |                                                                                                                                               | T <sub>A</sub> = -40°C to 125°C                         | 1                         | <u> </u> | ±5                  | mV                  |
| dV <sub>OS</sub> /dT | Input offset voltage drift  |                                                                                                                                               | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$     |                           | ±2       | 10                  | μV/°C               |
|                      | Input offset voltage versus | V <sub>S</sub> = 5 V to 40 V, V <sub>CM</sub> = V <sub>S</sub> /                                                                              |                                                         |                           |          |                     | μν/Ο                |
| PSRR                 | power supply                | 2                                                                                                                                             | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$           |                           | ±1       | ±10                 | μV/V                |
|                      | Channel separation          | f = 0 Hz                                                                                                                                      |                                                         |                           | 10       |                     | μV/V                |
| NPUT BIA             | AS CURRENT                  |                                                                                                                                               |                                                         |                           |          |                     |                     |
|                      |                             |                                                                                                                                               |                                                         |                           | ±1       | ±120                | pA                  |
| В                    | Input bias current          |                                                                                                                                               | DCK and DBV packages                                    |                           | ±1       | ±300                | pA                  |
|                      |                             |                                                                                                                                               | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ (1) |                           |          | ±5                  | nA                  |
|                      |                             |                                                                                                                                               |                                                         |                           | ±0.5     | ±120                | pA                  |
| os                   | Input offset current        |                                                                                                                                               | DCK and DBV packages                                    |                           | ±0.5     | ±250                | pА                  |
|                      |                             |                                                                                                                                               | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ (1) |                           |          | ±5                  | nA                  |
| NOISE                |                             |                                                                                                                                               |                                                         |                           |          |                     |                     |
| E <sub>N</sub>       | Input voltage noise         | f = 0.1 Hz to 10 Hz                                                                                                                           |                                                         |                           | 9.2      |                     | μV <sub>PP</sub>    |
|                      |                             |                                                                                                                                               |                                                         |                           | 1.4      |                     | μV <sub>RMS</sub>   |
| ∍ <sub>N</sub>       | Input voltage noise density | f = 1 kHz                                                                                                                                     |                                                         |                           | 37       |                     | nV/√ <del>H</del> z |
| - IN                 |                             | f = 10 kHz                                                                                                                                    |                                                         |                           | 21       |                     |                     |
| N                    | Input current noise         | f = 1 kHz                                                                                                                                     |                                                         |                           | 80       |                     | fA/√Hz              |
| NPUT VO              | LTAGE RANGE                 |                                                                                                                                               |                                                         |                           |          |                     |                     |
| V <sub>CM</sub>      | Common-mode voltage range   |                                                                                                                                               |                                                         | (V <sub>CC</sub> -) + 1.5 |          | (V <sub>CC+</sub> ) | V                   |
| CMRR                 | Common-mode rejection ratio | V <sub>S</sub> = 40 V, (V <sub>CC</sub> ) + 2.5 V <                                                                                           |                                                         | 100                       | 105      |                     | dB                  |
| CMRR                 | Common-mode rejection ratio | $V_{CM} < (V_{CC+}) - 1.5 \text{ V}$                                                                                                          | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$           | 95                        |          |                     | dB                  |
| CMRR                 | Common-mode rejection ratio | V <sub>S</sub> = 40 V, (V <sub>CC</sub> ) + 2.5 V <                                                                                           |                                                         | 90                        | 105      |                     | dB                  |
| CMRR                 | Common-mode rejection ratio | $V_{CM} < (V_{CC+})$                                                                                                                          | T <sub>A</sub> = -40°C to 125°C                         | 80                        |          |                     | dB                  |
| NPUT CA              | PACITANCE                   |                                                                                                                                               |                                                         |                           |          | •                   |                     |
| Z <sub>ID</sub>      | Differential                |                                                                                                                                               |                                                         |                           | 100    2 |                     | MΩ    pl            |
| Z <sub>ICM</sub>     | Common-mode                 |                                                                                                                                               |                                                         |                           | 6    1   |                     | TΩ    pF            |
| OPEN-LO              | OP GAIN                     |                                                                                                                                               |                                                         |                           |          |                     |                     |
| A <sub>OL</sub>      | Open-loop voltage gain      | V <sub>S</sub> = 40 V, V <sub>CM</sub> = V <sub>S</sub> / 2,<br>(V <sub>CC</sub> -) + 0.3 V < V <sub>O</sub> < (V <sub>CC+</sub> )<br>- 0.3 V | T <sub>A</sub> = -40°C to 125°C                         | 118                       | 125      |                     | dB                  |
| A <sub>OL</sub>      | Open-loop voltage gain      | $V_S = 40 \text{ V}, V_{CM} = V_S / 2, R_L = 2 \text{ k}\Omega, (V_{CC-}) + 1.2 \text{ V} < V_O < (V_{CC+}) - 1.2 \text{ V}$                  | T <sub>A</sub> = -40°C to 125°C                         | 115                       | 120      |                     | dB                  |
| FREQUEN              | CY RESPONSE                 |                                                                                                                                               |                                                         |                           |          |                     |                     |
| GBW                  | Gain-bandwidth product      |                                                                                                                                               |                                                         |                           | 5.25     |                     | MHz                 |
| SR                   | Slew rate                   | V <sub>S</sub> = 40 V, G = +1, C <sub>L</sub> = 20 pF                                                                                         |                                                         |                           | 20       |                     | V/µs                |
|                      |                             | To 0.1%, V <sub>S</sub> = 40 V, V <sub>STEP</sub> = 1                                                                                         | 0 V , G = +1, CL = 20 pF                                |                           | 0.63     |                     |                     |
|                      | 0.44545                     | To 0.1%, V <sub>S</sub> = 40 V, V <sub>STEP</sub> = 2                                                                                         | ! V , G = +1, CL = 20 pF                                |                           | 0.56     |                     |                     |
| ts                   | Settling time               | To 0.01%, V <sub>S</sub> = 40 V, V <sub>STEP</sub> =                                                                                          |                                                         |                           | 0.91     |                     | μs                  |
|                      |                             | To 0.01%, V <sub>S</sub> = 40 V, V <sub>STEP</sub> =                                                                                          | ·                                                       |                           | 0.48     |                     |                     |
|                      | Phase margin                | $G = +1$ , $R_L = 10k\Omega$ , $C_L = 20 pl$                                                                                                  |                                                         |                           | 56       |                     | ٥                   |
|                      | Overload recovery time      | V <sub>IN</sub> × gain > V <sub>S</sub>                                                                                                       |                                                         |                           | 300      |                     | ns                  |
|                      | ,                           | "' 3                                                                                                                                          |                                                         |                           |          |                     |                     |

## 6.17 Electrical Characteristics: TL07xH (continued)

For  $V_S$  = ( $V_{CC+}$ ) – ( $V_{CC-}$ ) = 4.5 V to 40 V (±2.25 V to ±20 V) at  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$  connected to  $V_S$  / 2,  $V_{CM}$  =  $V_S$  / 2, and  $V_{OUT}$  =  $V_S$  / 2, unless otherwise noted.

|                   | PARAMETER                          | TEST O                                                          | CONDITIONS                                     | MIN | TYP     | MAX  | UNIT |
|-------------------|------------------------------------|-----------------------------------------------------------------|------------------------------------------------|-----|---------|------|------|
| THD+N             | Total harmonic distortion + noise  | V <sub>S</sub> = 40 V, V <sub>O</sub> = 6 V <sub>RMS</sub> , G  | = +1, f = 1 kHz                                |     | 0.00012 |      | %    |
| EMIRR             | EMI rejection ratio                | f = 1 GHz                                                       |                                                |     | 53      |      | dB   |
| OUTPUT            |                                    |                                                                 |                                                |     |         |      |      |
|                   |                                    | Positive rail headroom                                          | $V_S = 40 \text{ V}, R_L = 10 \text{ k}\Omega$ |     | 115     | 210  |      |
|                   | Voltage output swing from          | Positive rail fleadroom                                         | $V_S = 40 \text{ V}, R_L = 2 \text{ k}\Omega$  |     | 520     | 965  | mV   |
|                   | rail                               | Negative rail bandroom                                          | $V_S = 40 \text{ V}, R_L = 10 \text{ k}\Omega$ |     | 105     | 215  | IIIV |
|                   |                                    | Negative rail headroom                                          | $V_S = 40 \text{ V}, R_L = 2 \text{ k}\Omega$  |     | 500     | 1030 |      |
| I <sub>SC</sub>   | Short-circuit current              |                                                                 |                                                |     | ±26     |      | mA   |
| C <sub>LOAD</sub> | Capacitive load drive              |                                                                 |                                                |     | 300     |      | pF   |
| Z <sub>O</sub>    | Open-loop output impedance         | f = 1 MHz, I <sub>O</sub> = 0 A                                 |                                                |     | 125     |      | Ω    |
| POWER S           | SUPPLY                             |                                                                 | ,                                              |     |         | '    |      |
|                   |                                    | I <sub>O</sub> = 0 A                                            |                                                |     | 937.5   | 1125 |      |
|                   |                                    | I <sub>O</sub> = 0 A, (TL071H)                                  |                                                |     | 960     | 1156 |      |
| IQ                | Quiescent current per<br>amplifier | I <sub>O</sub> = 0 A                                            |                                                |     |         | 1130 | μΑ   |
|                   |                                    | I <sub>O</sub> = 0 A, (TL072H)                                  | T <sub>A</sub> = -40°C to 125°C                |     |         | 1143 |      |
|                   |                                    | I <sub>O</sub> = 0 A, (TL071H)                                  |                                                |     |         | 1160 |      |
|                   | Turn-On Time                       | At T <sub>A</sub> = 25°C, V <sub>S</sub> = 40 V, V <sub>S</sub> | s ramp rate > 0.3 V/µs                         |     | 60      |      | μs   |

<sup>(1)</sup>  $\text{Max I}_{\text{B}}$  and  $\text{I}_{\text{os}}$  data is specified based on characterization results.



# 6.18 Electrical Characteristics: TL071C, TL072C, TL074C

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

|                                   | PARAMETER                                                         | TEST CO                                                                               | ONDITIONS (1) (2)           | MIN | TYP              | MAX | UNIT  |
|-----------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|-----|------------------|-----|-------|
| V                                 | Input offset voltage                                              | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |     | 3                | 10  | mV    |
| $V_{IO}$                          | Input offset voltage                                              | $R_S = 50 \Omega$                                                                     | T <sub>A</sub> = Full range |     |                  | 13  | IIIV  |
| α                                 | Temperature coefficient of input offset voltage                   | $V_O = 0$<br>$R_S = 50 \Omega$                                                        | T <sub>A</sub> = Full range |     | 18               |     | μV/°C |
|                                   | Innuit offeet current                                             | V = 0                                                                                 | T <sub>A</sub> = 25°C       |     | 5                | 100 | pА    |
| I <sub>IO</sub>                   | Input offset current                                              | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 10  | nA    |
|                                   | Input bias current (3)                                            | V = 0                                                                                 | T <sub>A</sub> = 25°C       |     | 65               | 200 | pА    |
| I <sub>IB</sub>                   | input bias current (9)                                            | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 7   | nA    |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                   | T <sub>A</sub> = 25°C                                                                 |                             | ±11 | –12 to 15        |     | V     |
|                                   |                                                                   | R <sub>L</sub> = 10 kΩ                                                                | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |       |
| V <sub>OM</sub>                   | Maximum peak output voltage swing                                 | R <sub>L</sub> ≥ 10 kΩ                                                                | T - Full name               | ±12 |                  |     | V     |
|                                   | voltage swing                                                     | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | ±10 |                  |     |       |
| _                                 | Large-signal differential                                         | V <sub>O</sub> = ±10 V                                                                | T <sub>A</sub> = 25°C       | 25  | 200              |     | \     |
| A <sub>VD</sub>                   | voltage amplification                                             | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | 15  |                  |     | V/mV  |
| B <sub>1</sub>                    | Utility-gain bandwidth                                            | T <sub>A</sub> = 25°C                                                                 |                             |     | 3                |     | MHz   |
| rı                                | Input resistance                                                  | T <sub>A</sub> = 25°C                                                                 |                             |     | 10 <sup>12</sup> |     | Ω     |
| CMRR                              | Common-mode rejection ratio                                       | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$                               | T <sub>A</sub> = 25°C       | 70  | 100              |     | dB    |
| k <sub>SVR</sub>                  | Supply voltage rejection ratio $(\Delta V_{CC\pm}/\Delta V_{IO})$ | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$<br>$V_{O} = 0$<br>$R_{S} = 50 \Omega$ | T <sub>A</sub> = 25°C       | 70  | 100              |     | dB    |
| I <sub>CC</sub>                   | Supply current (each amplifier)                                   | V <sub>O</sub> = 0; no load                                                           | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA    |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                             | A <sub>VD</sub> = 100                                                                 | T <sub>A</sub> = 25°C       |     | 120              |     | dB    |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

<sup>(2)</sup> Full range is  $T_A = 0$ °C to 70°C.

<sup>(3)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 6-40. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.

## 6.19 Electrical Characteristics: TL071AC, TL072AC, TL074AC

 $V_{CC\pm}$  = ±15 V (unless otherwise noted)

| - CCT                             | PARAMETER                                                           | TEST CO                                                                               | NDITIONS (1) (2)            | MIN | TYP              | MAX | UNIT   |
|-----------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|-----|------------------|-----|--------|
| V                                 | lance office to called the                                          | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |     | 3                | 6   | \/     |
| V <sub>IO</sub>                   | Input offset voltage                                                | R <sub>S</sub> = 50 Ω                                                                 | T <sub>A</sub> = Full range |     |                  | 7.5 | mV     |
| α                                 | Temperature coefficient of input offset voltage                     | $V_O = 0$<br>$R_S = 50 \Omega$                                                        | T <sub>A</sub> = Full range |     | 18               |     | μV/°C  |
|                                   | Innut offset surrent                                                | V - 0                                                                                 | T <sub>A</sub> = 25°C       |     | 5                | 100 | pА     |
| I <sub>IO</sub>                   | Input offset current                                                | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 2   | nA     |
|                                   | Input high current (3)                                              | V = 0                                                                                 | T <sub>A</sub> = 25°C       |     | 65               | 200 | pА     |
| I <sub>IB</sub>                   | Input bias current (3)                                              | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 7   | nA     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                     | T <sub>A</sub> = 25°C                                                                 |                             | ±11 | –12 to 15        |     | V      |
|                                   |                                                                     | R <sub>L</sub> = 10 kΩ                                                                | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |        |
| V <sub>OM</sub>                   | Maximum peak output voltage swing                                   | R <sub>L</sub> ≥ 10 kΩ                                                                | T - Full remain             | ±12 |                  |     | V      |
|                                   | voltage ownig                                                       | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | ±10 |                  |     |        |
| ^                                 | Large-signal differential                                           | V <sub>O</sub> = ±10 V                                                                | T <sub>A</sub> = 25°C       | 50  | 200              |     | \//m\/ |
| A <sub>VD</sub>                   | voltage amplification                                               | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | 25  |                  |     | V/mV   |
| B <sub>1</sub>                    | Utility-gain bandwidth                                              | T <sub>A</sub> = 25°C                                                                 |                             |     | 3                |     | MHz    |
| rı                                | Input resistance                                                    | T <sub>A</sub> = 25°C                                                                 |                             |     | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                         | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$                               | T <sub>A</sub> = 25°C       | 75  | 100              |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio $(\Delta V_{CC\pm} / \Delta V_{IO})$ | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$<br>$V_{O} = 0$<br>$R_{S} = 50 \Omega$ | T <sub>A</sub> = 25°C       | 80  | 100              |     | dB     |
| Icc                               | Supply current (each amplifier)                                     | V <sub>O</sub> = 0; no load                                                           | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA     |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                               | A <sub>VD</sub> = 100                                                                 | T <sub>A</sub> = 25°C       |     | 120              |     | dB     |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

<sup>2)</sup> Full range is  $T_A = 0$ °C to 70°C.

<sup>(3)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 6-40. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.



# 6.20 Electrical Characteristics: TL071BC, TL072BC, TL074BC

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

| VCC± =:                           | PARAMETER                                                           | TEST CO                                                                               | NDITIONS (1) (2)            | MIN | TYP              | MAX | UNIT   |
|-----------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|-----|------------------|-----|--------|
| V                                 | Input offset voltage                                                | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |     | 2                | 3   | mV     |
| $V_{IO}$                          | input onset voitage                                                 | $R_S = 50 \Omega$                                                                     | T <sub>A</sub> = Full range |     |                  | 5   | IIIV   |
| α                                 | Temperature coefficient of input offset voltage                     | V <sub>O</sub> = 0<br>R <sub>S</sub> = 50 Ω                                           | T <sub>A</sub> = Full range |     | 18               |     | μV/°C  |
|                                   | Input offset current                                                | V = 0                                                                                 | T <sub>A</sub> = 25°C       |     | 5                | 100 | pА     |
| I <sub>IO</sub>                   | Input offset current                                                | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 2   | nA     |
|                                   | Input bias current (3)                                              | V = 0                                                                                 | T <sub>A</sub> = 25°C       |     | 65               | 200 | pА     |
| I <sub>IB</sub>                   | input bias current (9)                                              | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 7   | nA     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                     | T <sub>A</sub> = 25°C                                                                 |                             | ±11 | –12 to 15        |     | V      |
|                                   |                                                                     | R <sub>L</sub> = 10 kΩ                                                                | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |        |
| $V_{OM}$                          | Maximum peak output voltage swing                                   | R <sub>L</sub> ≥ 10 kΩ                                                                | T - Full manage             | ±12 |                  |     | V      |
|                                   | voltage owning                                                      | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | ±10 |                  |     |        |
| ^                                 | Large-signal differential                                           | V <sub>O</sub> = ±10 V                                                                | T <sub>A</sub> = 25°C       | 50  | 200              |     | V/mV   |
| $A_{VD}$                          | voltage amplification                                               | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | 25  |                  |     | V/IIIV |
| B <sub>1</sub>                    | Utility-gain bandwidth                                              | T <sub>A</sub> = 25°C                                                                 |                             |     | 3                |     | MHz    |
| r <sub>l</sub>                    | Input resistance                                                    | T <sub>A</sub> = 25°C                                                                 |                             |     | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                         | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$                               | T <sub>A</sub> = 25°C       | 75  | 100              |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio ( $\Delta V_{CC\pm}/\Delta V_{IO}$ ) | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$<br>$V_{O} = 0$<br>$R_{S} = 50 \Omega$ | T <sub>A</sub> = 25°C       | 80  | 100              |     | dB     |
| I <sub>CC</sub>                   | Supply current (each amplifier)                                     | V <sub>O</sub> = 0; no load                                                           | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA     |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                               | A <sub>VD</sub> = 100                                                                 | T <sub>A</sub> = 25°C       |     | 120              |     | dB     |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

<sup>2)</sup> Full range is  $T_A = 0$ °C to 70°C.

<sup>(3)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 6-40. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.

# 6.21 Electrical Characteristics: TL071I, TL072I, TL074I

 $V_{CC\pm}$  = ±15 V (unless otherwise noted)

| 001                               | PARAMETER                                                             | TEST CON                                                                              | IDITIONS (1) (2)            | MIN | TYP              | MAX | UNIT   |
|-----------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|-----|------------------|-----|--------|
| V                                 | Innuit offeet voltage                                                 | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |     | 3                | 6   | m\/    |
| V <sub>IO</sub>                   | Input offset voltage                                                  | $R_S = 50 \Omega$                                                                     | T <sub>A</sub> = Full range |     |                  | 8   | mV     |
| α                                 | Temperature coefficient of input offset voltage                       | $V_O = 0$<br>$R_S = 50 \Omega$                                                        | T <sub>A</sub> = Full range |     | 18               |     | μV/°C  |
|                                   | Innuit offeet current                                                 | V = 0                                                                                 | T <sub>A</sub> = 25°C       |     | 5                | 100 | pА     |
| I <sub>IO</sub>                   | Input offset current                                                  | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 2   | nA     |
|                                   | Input bias current (3)                                                | V = 0                                                                                 | T <sub>A</sub> = 25°C       |     | 65               | 200 | pА     |
| I <sub>IB</sub>                   | input bias current (9)                                                | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |     |                  | 7   | nA     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                       | T <sub>A</sub> = 25°C                                                                 |                             | ±11 | –12 to 15        |     | V      |
|                                   |                                                                       | R <sub>L</sub> = 10 kΩ                                                                | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |        |
| V <sub>OM</sub>                   | Maximum peak output voltage swing                                     | R <sub>L</sub> ≥ 10 kΩ                                                                | T. F. II                    | ±12 |                  |     | V      |
|                                   | voltage swing                                                         | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | ±10 |                  |     |        |
| ^                                 | Large-signal differential                                             | V <sub>O</sub> = ±10 V                                                                | T <sub>A</sub> = 25°C       | 50  | 200              |     | V/mV   |
| A <sub>VD</sub>                   | voltage amplification                                                 | $R_L \ge 2 k\Omega$                                                                   | T <sub>A</sub> = Full range | 25  |                  |     | V/IIIV |
| B <sub>1</sub>                    | Utility-gain bandwidth                                                | T <sub>A</sub> = 25°C                                                                 |                             |     | 3                |     | MHz    |
| rı                                | Input resistance                                                      | T <sub>A</sub> = 25°C                                                                 |                             |     | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                           | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$                               | T <sub>A</sub> = 25°C       | 75  | 100              |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio (ΔV <sub>CC±</sub> /ΔV <sub>IO</sub> ) | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$<br>$V_{O} = 0$<br>$R_{S} = 50 \Omega$ | T <sub>A</sub> = 25°C       | 80  | 100              |     | dB     |
| I <sub>CC</sub>                   | Supply current (each amplifier)                                       | V <sub>O</sub> = 0; no load                                                           | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA     |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                                 | A <sub>VD</sub> = 100                                                                 | T <sub>A</sub> = 25°C       |     | 120              |     | dB     |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

<sup>(2)</sup>  $T_A = -40^{\circ}C \text{ to } 85^{\circ}C.$ 

<sup>(3)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 6-40. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.



### 6.22 Electrical Characteristics: TL071M, TL072M

 $V_{CC+} = \pm 15 \text{ V}$  (unless otherwise noted)

|                                   | PARAMETER                                                           | TEST CON                                                                              | DITIONS (1) (2)             | MIN   | TYP              | MAX | UNIT   |
|-----------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|-------|------------------|-----|--------|
| \/                                | Input offset valtage                                                | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |       | 3                | 6   | m)/    |
| $V_{IO}$                          | Input offset voltage                                                | $R_S = 50 \Omega$                                                                     | T <sub>A</sub> = Full range |       |                  | 9   | mV     |
| $\alpha_{VIO}$                    | Temperature coefficient of input offset voltage                     | V <sub>O</sub> = 0<br>R <sub>S</sub> = 50 Ω                                           | T <sub>A</sub> = Full range |       | 18               |     | μV/°C  |
| 1                                 | Input offset current                                                | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |       | 5                | 100 | pА     |
| I <sub>IO</sub>                   | input onset current                                                 | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |       |                  | 20  | nA     |
| 1                                 | Input bias current                                                  | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |       | 65               | 200 | pА     |
| I <sub>IB</sub>                   | input bias current                                                  | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = Full range |       |                  | 50  | nA     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                     | T <sub>A</sub> = 25°C                                                                 |                             | ±11 - | -12 to 15        |     | V      |
|                                   |                                                                     | R <sub>L</sub> = 10 kΩ                                                                | T <sub>A</sub> = 25°C       | ±12   | ±13.5            |     |        |
| $V_{OM}$                          | Maximum peak output<br>voltage swing                                | R <sub>L</sub> ≥ 10 kΩ                                                                | T - Full name               | ±12   |                  |     | V      |
|                                   | voltage swilig                                                      | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | ±10   |                  |     |        |
| ۸                                 | Large-signal differential                                           | V <sub>O</sub> = ±10 V                                                                | T <sub>A</sub> = 25°C       | 35    | 200              |     | V/mV   |
| $A_{VD}$                          | voltage amplification                                               | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | 15    |                  |     | V/IIIV |
| B <sub>1</sub>                    | Unity-gain bandwidth                                                |                                                                                       |                             |       | 3                |     | MHz    |
| r <sub>i</sub>                    | Input resistance                                                    |                                                                                       |                             |       | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                         | $V_{IC} = V_{ICR(min)},$ $V_{O} = 0$ $R_{S} = 50 \Omega$                              | T <sub>A</sub> = 25°C       | 80    | 86               |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio ( $\Delta V_{CC\pm}/\Delta V_{IO}$ ) | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$<br>$V_{O} = 0$<br>$R_{S} = 50 \Omega$ | T <sub>A</sub> = 25°C       | 80    | 86               |     | dB     |
| I <sub>CC</sub>                   | Supply current (each amplifier)                                     | V <sub>O</sub> = 0; no load                                                           | T <sub>A</sub> = 25°C       |       | 1.4              | 2.5 | mA     |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                               | A <sub>VD</sub> = 100                                                                 | T <sub>A</sub> = 25°C       |       | 120              |     | dB     |
|                                   |                                                                     |                                                                                       |                             |       |                  |     |        |

<sup>(1)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 6-40. Pulse techniques that maintain the junction temperature as close to the ambient temperature as possible must be used.

<sup>(2)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified. Full range is  $T_A = -55$ °C to +125°C.

#### 6.23 Electrical Characteristics: TL074M

 $V_{CC\pm}$  = ±15 V (unless otherwise noted)

| 1001 -11                          | PARAMETER                                                           | TEST CON                                                         | DITIONS (1) (2)             | MIN | TYP              | MAX | UNIT   |
|-----------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-----|------------------|-----|--------|
| V                                 | land offer the called                                               | V <sub>O</sub> = 0                                               | T <sub>A</sub> = 25°C       |     | 3                | 9   | >/     |
| V <sub>IO</sub>                   | Input offset voltage                                                | $R_S = 50 \Omega$                                                | T <sub>A</sub> = Full range |     |                  | 15  | mV     |
| α <sub>VIO</sub>                  | Temperature coefficient of input offset voltage                     | $V_{O} = 0, R_{S} = 50 \Omega$                                   | T <sub>A</sub> = Full range |     | 18               |     | μV/°C  |
|                                   | Innut offset surrent                                                | V = 0                                                            | T <sub>A</sub> = 25°C       |     | 5                | 100 | pA     |
| I <sub>IO</sub>                   | Input offset current                                                | $V_O = 0$                                                        | T <sub>A</sub> = Full range |     |                  | 20  | nA     |
|                                   | Input bias current                                                  | V = 0                                                            | T <sub>A</sub> = 25°C       |     | 65               | 200 | pА     |
| I <sub>IB</sub>                   | input bias current                                                  | $V_O = 0$                                                        | T <sub>A</sub> = Full range |     |                  | 20  | nA     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                     | T <sub>A</sub> = 25°C                                            |                             | ±11 | -12 to 15        |     | V      |
|                                   |                                                                     | R <sub>L</sub> = 10 kΩ                                           | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |        |
| V <sub>OM</sub>                   | Maximum peak output<br>voltage swing                                | R <sub>L</sub> ≥ 10 kΩ                                           | T - 5::!!                   | ±12 |                  |     | V      |
|                                   | voltage swing                                                       | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | ±10 |                  |     |        |
| ^                                 | Large-signal differential                                           | V <sub>O</sub> = ±10 V                                           | T <sub>A</sub> = 25°C       | 35  | 200              |     | V/mV   |
| A <sub>VD</sub>                   | voltage amplification                                               | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | 15  |                  |     | V/IIIV |
| B <sub>1</sub>                    | Unity-gain bandwidth                                                |                                                                  |                             |     | 3                |     | MHz    |
| r <sub>i</sub>                    | Input resistance                                                    |                                                                  |                             |     | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                         | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$          | T <sub>A</sub> = 25°C       | 80  | 86               |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio ( $\Delta V_{CC\pm}/\Delta V_{IO}$ ) | $V_{CC}$ = ±9 V to ±15 V<br>$V_{O}$ = 0<br>$R_{S}$ = 50 $\Omega$ | T <sub>A</sub> = 25°C       | 80  | 86               |     | dB     |
| Icc                               | Supply current (each amplifier)                                     | V <sub>O</sub> = 0; no load                                      | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA     |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                               | A <sub>VD</sub> = 100                                            | T <sub>A</sub> = 25°C       |     | 120              |     | dB     |

<sup>(1)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 6-40. Pulse techniques that maintain the junction temperature as close to the ambient temperature as possible must be used.

<sup>(2)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified. Full range is  $T_A = -55^{\circ}\text{C}$  to +125°C.



# 6.24 Switching Characteristics: TL07xM

 $V_{CC\pm}$  = ±15 V,  $T_A$  = 25°C

| 001            | PARAMETER                      | TEST CONDI                                              | MIN                              | TYP | MAX    | UNIT |                    |
|----------------|--------------------------------|---------------------------------------------------------|----------------------------------|-----|--------|------|--------------------|
| SR             | Slew rate at unity gain        | V <sub>I</sub> = 10 V<br>C <sub>L</sub> = 100 pF        | $R_L$ = 2 kΩ<br>See Figure 7-1   | 5   | 13     |      | V/µs               |
|                | Rise-time overshoot factor     | V <sub>I</sub> = 20 V<br>C <sub>L</sub> = 100 pF        | $R_L = 2 k\Omega$                |     | 0.1    |      | μs                 |
| ۱۲             | Nise-time overshoot factor     | C <sub>L</sub> = 100 pF                                 | See Figure 7-1                   |     | 20%    |      |                    |
| V              | Equivalent input paige valtage | D = 20 O                                                | f = 1 kHz                        |     | 18     |      | nV/√ <del>Hz</del> |
| V <sub>n</sub> | Equivalent input noise voltage | R <sub>S</sub> = 20 12                                  | f = 10 Hz to 10 kHz              |     | 4      |      | μV                 |
| In             | Equivalent input noise current | R <sub>S</sub> = 20 Ω                                   | f = 1 kHz                        |     | 0.01   |      | pA/√ <del>Hz</del> |
| THD            | Total harmonic distortion      | $V_{l}$ rms = 6 V<br>$R_{L} \ge 2 k\Omega$<br>f = 1 kHz | A <sub>VD</sub> = 1<br>RS ≤ 1 kΩ |     | 0.003% |      |                    |

# 6.25 Switching Characteristics: TL07xC, TL07xAC, TL07xBC, TL07xI

 $V_{CC\pm}$  = ±15 V,  $T_A$  = 25°C

| VCC± - ±10 V, 1A - 20 C |                                |                                                     |                                     |     |        |     |                    |
|-------------------------|--------------------------------|-----------------------------------------------------|-------------------------------------|-----|--------|-----|--------------------|
| PARAMETER               |                                | TEST CONDITIONS                                     |                                     | MIN | TYP    | MAX | UNIT               |
| SR                      | Slew rate at unity gain        | V <sub>I</sub> = 10 V<br>C <sub>L</sub> = 100 pF    | $R_L$ = 2 kΩ<br>See Figure 7-1      | 8   | 13     |     | V/µs               |
| t <sub>r</sub>          | Rise-time overshoot factor     | V <sub>I</sub> = 20 V<br>C <sub>L</sub> = 100 pF    | $R_L = 2 k\Omega$<br>See Figure 7-1 |     | 0.1    |     | μs                 |
|                         |                                |                                                     |                                     |     | 20%    |     |                    |
| V <sub>n</sub>          | Equivalent input noise voltage | R <sub>S</sub> = 20 Ω                               | f = 1 kHz                           |     | 18     |     | nV/√ <del>Hz</del> |
|                         |                                |                                                     | f = 10 Hz to 10 kHz                 |     | 4      |     | μV                 |
| In                      | Equivalent input noise current | R <sub>S</sub> = 20 Ω                               | f = 1 kHz                           |     | 0.01   |     | pA/√ <del>Hz</del> |
| THD                     | Total harmonic distortion      | $V_1$ rms = 6 V<br>$R_L \ge 2 k\Omega$<br>f = 1 kHz | A <sub>VD</sub> = 1<br>RS ≤ 1 kΩ    |     | 0.003% |     |                    |

# 6.26 Typical Characteristics: TL07xH

at  $T_A$  = 25°C,  $V_S$  = 40 V ( ±20 V),  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 20 pF (unless otherwise noted)





at  $T_A$  = 25°C,  $V_S$  = 40 V ( ±20 V),  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 20 pF (unless otherwise noted)



at  $T_A = 25$ °C,  $V_S = 40$  V (  $\pm 20$  V),  $V_{CM} = V_S$  / 2,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S$  / 2, and  $C_L = 20$  pF (unless otherwise noted)





at  $T_A = 25$ °C,  $V_S = 40$  V (  $\pm 20$  V),  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 20$  pF (unless otherwise noted)



at  $T_A = 25$ °C,  $V_S = 40$  V (  $\pm 20$  V),  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 20$  pF (unless otherwise noted)





at  $T_A$  = 25°C,  $V_S$  = 40 V ( ±20 V),  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 20 pF (unless otherwise noted)



at  $T_A$  = 25°C,  $V_S$  = 40 V ( ±20 V),  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 20 pF (unless otherwise noted)





### 6.27 Typical Characteristics: All Devices Except TL07xH



# 6.27 Typical Characteristics: All Devices Except TL07xH (continued)





### 6.27 Typical Characteristics: All Devices Except TL07xH (continued)



Figure 6-52. Supply Current Per Amplifier vs Free-Air Temperature



Figure 6-53. Total Power Dissipation vs Free-Air Temperature



Figure 6-54. Normalized Slew Rate vs Free-Air Temperature



Figure 6-55. Equivalent Input Noise Voltage vs Frequency



Figure 6-56. Total Harmonic Distortion vs Frequency



Figure 6-57. Voltage-Follower Large-Signal Pulse Response

# 6.27 Typical Characteristics: All Devices Except TL07xH (continued)







### 7 Parameter Measurement Information



Figure 7-1. Unity-Gain Amplifier



Figure 7-2. Gain-of-10 Inverting Amplifier



Figure 7-3. Input Offset-Voltage Null Circuit

# **8 Detailed Description**

### 8.1 Overview

The TL07xH (TL071H, TL072H, and TL074H) family of devices are the next-generation versions of the industry-standard TL07x (TL071, TL072, and TL074) devices. These devices provide outstanding value for cost-sensitive applications, with features including low offset (1 mV, typ), high slew rate (25 V/µs, typ), and common-mode input to the positive supply. High ESD (1.5 kV, HBM), integrated EMI and RF filters, and operation across the full –40°C to 125°C enable the TL07xH devices to be used in the most rugged and demanding applications.

The C-suffix devices are characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C. The I-suffix devices are characterized for operation from  $-40^{\circ}$ C to  $+85^{\circ}$ C. The M-suffix devices are characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C.

# 8.2 Functional Block Diagram



All component values shown are nominal.

| сом               | PONENT C | OUNT  |       |
|-------------------|----------|-------|-------|
| COMPONENT<br>TYPE | TL071    | TL072 | TL074 |
| Resistors         | 11       | 22    | 44    |
| Transistors       | 14       | 28    | 56    |
| JFET              | 2        | 4     | 6     |
| Diodes            | 1        | 2     | 4     |
| Capacitors        | 1        | 2     | 4     |
| epi-FET           | 1        | 2     | 4     |

<sup>&</sup>lt;sup>†</sup> Includes bias and trim circuitry



#### 8.3 Feature Description

The TL07xH family of devices improve many specifications as compared to the industry-standard TL07x family. Several comparisons of key specifications between these families are included below to show the advantages of the TL07xH family.

#### 8.3.1 Total Harmonic Distortion

Harmonic distortions to an audio signal are created by electronic components in a circuit. Total harmonic distortion (THD) is a measure of harmonic distortions accumulated by a signal in an audio system. These devices have a very low THD of 0.003% meaning that the TL07x device adds little harmonic distortion when used in audio signal applications.

#### 8.3.2 Slew Rate

The slew rate is the rate at which an operational amplifier can change the output when there is a change on the input. These devices have a  $13-V/\mu s$  slew rate.

#### 8.4 Device Functional Modes

These devices are powered on when the supply is connected. These devices can be operated as a single-supply operational amplifier or dual-supply amplifier depending on the application.

# 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

A typical application for an operational amplifier is an inverting amplifier. This amplifier takes a positive voltage on the input, and makes the voltage a negative voltage. In the same manner, the amplifier makes negative voltages positive.

#### 9.2 Typical Application



Figure 9-1. Inverting Amplifier

#### 9.2.1 Design Requirements

The supply voltage must be selected so the supply voltage is larger than the input voltage range and output range. For instance, this application scales a signal of ±0.5 V to ±1.8 V. Setting the supply at ±12 V is sufficient to accommodate this application.

#### 9.2.2 Detailed Design Procedure

$$V_o = (V_i + V_{io})^* \left(1 + \frac{1M\Omega}{1k\Omega}\right)$$
 (1)

Determine the gain required by the inverting amplifier:

$$A_{V} = \frac{VOUT}{VIN}$$
 (2)

$$A_V = \frac{1.8}{-0.5} = -3.6 \tag{3}$$

Once the desired gain is determined, select a value for RI or RF. Selecting a value in the kilohm range is desirable because the amplifier circuit uses currents in the milliamp range. This ensures the part does not draw too much current. This example uses 10 k $\Omega$  for RI which means 36 k $\Omega$  is used for RF. This is determined by Equation 4.

$$A_{V} = -\frac{RF}{RI} \tag{4}$$



#### 9.2.3 Application Curve



Figure 9-2. Input and Output Voltages of the Inverting Amplifier

#### 9.3 Unity Gain Buffer



Figure 9-3. Single-Supply Unity Gain Amplifier

#### 9.3.1 Design Requirements

- V<sub>CC</sub> must be within valid range per Section 6.6. This example uses a value of 12 V for V<sub>CC</sub>.
- Input voltage must be within the recommended common-mode range, as shown in Section 6.6. The valid common-mode range is 4 V to 12 V (V<sub>CC</sub> + 4 V to V<sub>CC+</sub>).
- Output is limited by output range, which is typically 1.5 V to 10.5 V, or V<sub>CC</sub> + 1.5 V to V<sub>CC+</sub> 1.5 V.

### 9.3.2 Detailed Design Procedure

- · Avoid input voltage values below 1 V to prevent phase reversal where output goes high.
- Avoid input values below 4 V to prevent degraded V<sub>IO</sub> that results in an apparent gain greater than 1. This
  may cause instability in some second-order filter designs.

# 9.3.3 Application Curves



### 9.4 System Examples



Figure 9-6. 0.5-Hz Square-Wave Oscillator



Figure 9-8. 100-kHz Quadrature Oscillator



Figure 9-7. High-Q Notch Filter



Figure 9-9. AC Amplifier



# 10 Power Supply Recommendations

#### **CAUTION**

Supply voltages larger than 36 V for a single-supply or outside the range of ±18 V for a dual-supply can permanently damage the device (see Section 6.2).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see Section 11.

## 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as
    close to the device as possible. A single bypass capacitor from V<sub>CC+</sub> to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Take care to physically separate digital
  and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Section 11.2.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

#### 11.2 Layout Example



Figure 11-1. Operational Amplifier Board Layout for Noninverting Configuration



Figure 11-2. Operational Amplifier Schematic for Noninverting Configuration



# 12 Device and Documentation Support

# 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.



www.ti.com

14-Oct-2022

# **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)   | Samples |
|------------------|---------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|------------------------|---------|
| 81023052A        | ACTIVE  | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 81023052A<br>TL072MFKB | Samples |
| 8102305HA        | ACTIVE  | CFP          | U                  | 10   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102305HA<br>TL072M    | Samples |
| 8102305PA        | ACTIVE  | CDIP         | JG                 | 8    | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102305PA<br>TL072M    | Samples |
| 81023062A        | ACTIVE  | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 81023062A<br>TL074MFKB | Samples |
| 8102306CA        | ACTIVE  | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102306CA<br>TL074MJB  | Samples |
| 8102306DA        | ACTIVE  | CFP          | W                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102306DA<br>TL074MWB  | Samples |
| JM38510/11905BPA | ACTIVE  | CDIP         | JG                 | 8    | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510<br>/11905BPA   | Samples |
| M38510/11905BPA  | ACTIVE  | CDIP         | JG                 | 8    | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510<br>/11905BPA   | Samples |
| TL071ACD         | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071AC                  |         |
| TL071ACDG4       | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071AC                  |         |
| TL071ACDR        | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071AC                  | Samples |
| TL071ACP         | ACTIVE  | PDIP         | P                  | 8    | 50             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL071ACP               | Samples |
| TL071BCD         | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071BC                  |         |
| TL071BCDR        | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071BC                  | Samples |
| TL071BCP         | ACTIVE  | PDIP         | Р                  | 8    | 50             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL071BCP               | Samples |
| TL071CD          | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL071C                 |         |
| TL071CDR         | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL071C                 | Samples |
| TL071CDRE4       | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL071C                 | Samples |
| TL071CDRG4       | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL071C                 | Samples |
| TL071CP          | ACTIVE  | PDIP         | Р                  | 8    | 50             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL071CP                | Samples |





www.ti.com

14-Oct-2022

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TL071CPE4        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL071CP                 | Samples |
| TL071CPSR        | ACTIVE     | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T071                    | Samples |
| TL071HIDBVR      | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | T71V                    | Samples |
| TL071HIDCKR      | ACTIVE     | SC70         | DCK                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 110                     | Samples |
| TL071HIDR        | ACTIVE     | SOIC         | D                  | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TL071D                  | Samples |
| TL071ID          | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL071I                  |         |
| TL071IDR         | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL071I                  | Samples |
| TL071IDRG4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL071I                  | Samples |
| TL071IP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | TL071IP                 | Samples |
| TL072ACD         | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072AC                   |         |
| TL072ACDE4       | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072AC                   |         |
| TL072ACDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072AC                   | Samples |
| TL072ACDRE4      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072AC                   | Samples |
| TL072ACDRG4      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072AC                   | Samples |
| TL072ACP         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL072ACP                | Samples |
| TL072ACPE4       | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL072ACP                | Samples |
| TL072BCD         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072BC                   | Samples |
| TL072BCDE4       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072BC                   | Samples |
| TL072BCDG4       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072BC                   | Samples |
| TL072BCDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 072BC                   | Samples |
| TL072BCP         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL072BCP                | Samples |
| TL072CD          | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL072C                  |         |
| TL072CDE4        | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL072C                  |         |





www.ti.com

14-Oct-2022

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TL072CDG4        | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL072C               |         |
| TL072CDR         | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL072C               | Samples |
| TL072CDRE4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL072C               | Samples |
| TL072CDRG4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL072C               | Samples |
| TL072CP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL072CP              | Samples |
| TL072CPE4        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL072CP              | Samples |
| TL072CPS         | ACTIVE     | SO           | PS                 | 8    | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T072                 | Samples |
| TL072CPSR        | ACTIVE     | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T072                 | Samples |
| TL072CPSRG4      | ACTIVE     | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T072                 | Samples |
| TL072CPWR        | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T072                 | Samples |
| TL072CPWRE4      | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T072                 | Samples |
| TL072CPWRG4      | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T072                 | Samples |
| TL072HIDDFR      | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O72F                 | Samples |
| TL072HIDR        | ACTIVE     | SOIC         | D                  | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TL072D               | Samples |
| TL072HIPWR       | ACTIVE     | TSSOP        | PW                 | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 072HPW               | Samples |
| TL072ID          | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL072I               |         |
| TL072IDE4        | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL072I               |         |
| TL072IDG4        | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL072I               |         |
| TL072IDR         | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL072I               | Samples |
| TL072IDRE4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL072I               | Samples |
| TL072IDRG4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL072I               | Samples |
| TL072IP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | TL072IP              | Samples |





14-Oct-2022 www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TL072IPE4        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -40 to 85    | TL072IP                 | Samples |
| TL072MFKB        | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 81023052A<br>TL072MFKB  | Samples |
| TL072MJG         | ACTIVE     | CDIP         | JG                 | 8    | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | TL072MJG                | Samples |
| TL072MJGB        | ACTIVE     | CDIP         | JG                 | 8    | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102305PA<br>TL072M     | Samples |
| TL072MUB         | ACTIVE     | CFP          | U                  | 10   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102305HA<br>TL072M     | Samples |
| TL074ACD         | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074AC                 | Samples |
| TL074ACDE4       | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074AC                 | Samples |
| TL074ACDR        | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074AC                 | Samples |
| TL074ACDRE4      | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074AC                 | Samples |
| TL074ACN         | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074ACN                | Samples |
| TL074ACNE4       | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074ACN                | Samples |
| TL074ACNSR       | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074A                  | Samples |
| TL074BCD         | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC                 | Samples |
| TL074BCDE4       | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC                 | Samples |
| TL074BCDR        | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC                 | Samples |
| TL074BCDRE4      | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC                 | Samples |
| TL074BCDRG4      | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC                 | Samples |
| TL074BCN         | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074BCN                | Samples |
| TL074BCNE4       | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074BCN                | Samples |
| TL074CD          | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074C                  | Samples |





www.ti.com 14-Oct-2022

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TL074CDBR        | ACTIVE     | SSOP         | DB                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T074                    | Samples |
| TL074CDG4        | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074C                  | Samples |
| TL074CDR         | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | 0 to 70      | TL074C                  | Samples |
| TL074CDRG4       | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074C                  | Samples |
| TL074CN          | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074CN                 | Samples |
| TL074CNE4        | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074CN                 | Samples |
| TL074CNSR        | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074                   | Samples |
| TL074CPW         | ACTIVE     | TSSOP        | PW                 | 14   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T074                    | Samples |
| TL074CPWR        | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T074                    | Samples |
| TL074CPWRE4      | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T074                    | Samples |
| TL074CPWRG4      | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T074                    | Samples |
| TL074HIDR        | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TL074HID                | Samples |
| TL074HIDYYR      | ACTIVE     | SOT-23-THIN  | DYY                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | T074HDYY                | Samples |
| TL074HIPWR       | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TL074PW                 | Samples |
| TL074ID          | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL074I                  | Samples |
| TL074IDE4        | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL074I                  | Samples |
| TL074IDG4        | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL074I                  | Samples |
| TL074IDR         | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL074I                  | Samples |
| TL074IDRE4       | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL074I                  | Samples |
| TL074IDRG4       | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TL074I                  | Samples |
| TL074IN          | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | TL074IN                 | Samples |



www.ti.com 14-Oct-2022

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------|---------|
| TL074MFK         | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | TL074MFK                    | Samples |
| TL074MFKB        | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 81023062A<br>TL074MFKB      | Samples |
| TL074MJ          | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | TL074MJ                     | Samples |
| TL074MJB         | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102306CA<br>TL074MJB       | Samples |
| TL074MWB         | ACTIVE     | CFP          | W                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102306DA<br>TL074MWB       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TL072, TL072M, TL074, TL074M:

Catalog: TL072, TL074

■ Enhanced Product : TL072-EP, TL072-EP, TL074-EP

Military: TL072M, TL074M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications



www.ti.com 15-Sep-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL071ACDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071BCDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071CDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071CDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071CPSR   | so              | PS                 | 8    | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TL071HIDBVR | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TL071HIDCKR | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TL071HIDR   | SOIC            | D                  | 8    | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072ACDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072BCDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072CDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072CDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072CPSR   | SO              | PS                 | 8    | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TL072CPWR   | TSSOP           | PW                 | 8    | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL072HIDDFR | SOT-23-<br>THIN | DDF                | 8    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TL072HIDR   | SOIC            | D                  | 8    | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072HIPWR  | TSSOP           | PW                 | 8    | 3000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TL072IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL074ACDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074ACNSR  | so              | NS                 | 14   | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| TL074BCDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074CDBR   | SSOP            | DB                 | 14   | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TL074CDR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074CDRG4  | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074CNSR   | so              | NS                 | 14   | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| TL074HIDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074HIDYYR | SOT-23-<br>THIN | DYY                | 14   | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| TL074HIPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TL074IDR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |





\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL071ACDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL071BCDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL071CDR    | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TL071CDR    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL071CPSR   | so           | PS              | 8    | 2000 | 356.0       | 356.0      | 35.0        |
| TL071HIDBVR | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TL071HIDCKR | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |
| TL071HIDR   | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| TL071IDR    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL072ACDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL072BCDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL072CDR    | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TL072CDR    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL072CPSR   | so           | PS              | 8    | 2000 | 356.0       | 356.0      | 35.0        |
| TL072CPWR   | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |
| TL072HIDDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TL072HIDR   | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| TL072HIPWR  | TSSOP        | PW              | 8    | 3000 | 356.0       | 356.0      | 35.0        |



# PACKAGE MATERIALS INFORMATION

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL072IDR    | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TL072IDR    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL074ACDR   | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| TL074ACNSR  | so           | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TL074BCDR   | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| TL074CDBR   | SSOP         | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TL074CDR    | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| TL074CDRG4  | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| TL074CNSR   | so           | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TL074HIDR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| TL074HIDYYR | SOT-23-THIN  | DYY             | 14   | 3000 | 336.6       | 336.6      | 31.8        |
| TL074HIPWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TL074IDR    | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |



www.ti.com 15-Sep-2022

### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 81023052A  | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| 8102305HA  | U            | CFP          | 10   | 1   | 506.98 | 26.16  | 6220   | NA     |
| 81023062A  | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| 8102306DA  | W            | CFP          | 14   | 1   | 506.98 | 26.16  | 6220   | NA     |
| TL071ACD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL071ACDG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL071ACP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL071BCD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL071BCP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL071CD    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL071CD    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL071CP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL071CPE4  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL071ID    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL071IP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072ACD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072ACDE4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072ACP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072ACPE4 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072BCD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072BCDE4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072BCDG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072BCP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072CD    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL072CD    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072CDE4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL072CDE4  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072CDG4  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072CDG4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



# PACKAGE MATERIALS INFORMATION

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TL072CP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072CPE4  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072CPS   | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TL072ID    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL072ID    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072IDE4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL072IDE4  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072IDG4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| TL072IDG4  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL072IP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072IPE4  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL072MFKB  | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| TL072MUB   | U            | CFP          | 10   | 1   | 506.98 | 26.16  | 6220   | NA     |
| TL074ACD   | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074ACDE4 | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074ACN   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074ACNE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074BCD   | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074BCDE4 | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074BCN   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074BCNE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074CD    | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074CDG4  | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074CN    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074CN    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074CNE4  | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074CNE4  | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074CPW   | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TL074ID    | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074IDE4  | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074IDG4  | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| TL074IN    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL074MFK   | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| TL074MFKB  | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| TL074MWB   | W            | CFP          | 14   | 1   | 506.98 | 26.16  | 6220   | NA     |



CERAMIC FLATPACK



#### NOTES:

- 1. All linear dimensions are in inches. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AB





NOTES: (continued)

- Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# W (R-GDFP-F14)

### CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### JG (R-GDIP-T8)

#### **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP1-T8

# P (R-PDIP-T8)

### PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### DB (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated