## 60V, 1A, Ultra-Small, High-Efficiency, Synchronous Step-Down DC-DC Converter

## General Description

The MAX17502 high-efficiency, high-voltage, synchronous step-down DC-DC converter with integrated MOSFETs operates over a 4.5 V to 60 V input voltage range. This device is offered in a fixed $3.3 \mathrm{~V}, 5 \mathrm{~V}$ or adjustable output voltage ( 0.9 V to $92 \% \mathrm{~V}_{\mathrm{IN}}$ ) while delivering up to 1 A of current. The output voltage is accurate to within $\pm 1.7 \%$ over $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The MAX17502 is available in compact TDFN and TSSOP packages. Simulation models are available.
The device features peak-current-mode control with pulse-width modulation (PWM) and operates with fixed switching frequency at any load. The low-resistance, on-chip MOSFETs ensure high efficiency at full load and simplify the layout.

A programmable soft-start feature allows users to reduce input inrush current. The device also incorporates an output enable/undervoltage lockout pin (EN/UVLO) that allows the user to turn on the part at the desired inputvoltage level. An open-drain RESET pin provides a delayed power-good signal to the system upon achieving successful regulation of the output voltage.

## Applications

- Industrial Process Control
- HVAC and Building Control
- Base Station, VOIP, Telecom
- Home Theatre
- Battery-Powered Equipment
- General-Purpose Point-of-Load


## Benefits and Features

- Eliminates External Components and Reduces Total Cost
- No Schottky-Synchronous Operation for High Efficiency and Reduced Cost
- Internal Compensation and Feedback Divider for 3.3 V and 5V Fixed Outputs
- All-Ceramic Capacitors, Ultra-Compact Layout
- Reduces Number of DC-DC Regulators to Stock
- Wide 4.5 V to 60 V Input Voltage Range
- 0.9 V to $92 \% \mathrm{~V}_{\text {IN }}$ Adjustable Output Voltage
- Delivers up to 1A
- 600kHz and 300kHz Switching Frequency Options
- Available in a $10-\mathrm{Pin}, 3 \mathrm{~mm} \times 2 \mathrm{~mm}$ TDFN and 14-Pin, $5 \mathrm{~mm} \times 4.4 \mathrm{~mm}$ TSSOP Packages
- Reduces Power Dissipation
- Peak Efficiency > 90\%
- Shutdown Current $=0.9 \mu \mathrm{~A}$ (typ)
- Operates Reliably in Adverse Industrial Environments
- Hiccup-Mode Current Limit, Sink Current Limit, and Autoretry Startup
- Built-In Output-Voltage Monitoring (Open-Drain RESET Pin)
- Resistor-Programmable EN/UVLO Threshold
- Adjustable Soft-Start and Prebiased Power-Up
- High Industrial $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Ambient Operating Temperature Range $/-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Junction Temperature Range

Ordering Information/Selector Guide appears at end of data sheet.

## Absolute Maximum Ratings

| $\mathrm{V}_{\text {IN }}$ to GND. | -0.3V to +70V |
| :---: | :---: |
| EN/UVLO to GND. | -0.3V to ( $\left.\mathrm{V}_{\mathrm{IN}}+0.3 \mathrm{~V}\right)$ |
| LX to PGND. | -0.3V to ( $\left.\mathrm{V}_{\mathbb{N}}+0.3 \mathrm{~V}\right)$ |
| FB, RESET, COMP, SS to GND | -0.3V to +6V |
| $V_{C C}$ to GND. | -0.3V to +6V |
| GND to PGND. | -0.3V to +0.3V |
| LX Total RMS Cur | .... $\pm 1.6 \mathrm{~A}$ |


|  |  |
| :---: | :---: |
| Junction Temperature |  |
| Storage Temperature Range.......................... $65^{\circ} \mathrm{C}$ to $+160^{\circ} \mathrm{C}$ |  |
| Lead Temperature (soldering, 10s | $+300^{\circ} \mathrm{C}$ |
| Soldering Temperature (reflow) | +260 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Junction temperature greater than $+125^{\circ} \mathrm{C}$ degrades operating lifetimes.

## Package Thermal Characteristics (Note 1)

10 TDFN
Continuous Power Dissipation $\left(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right)$
(derate $14.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) (multilayer board). 1188.7 mW Junction-to-Ambient Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) ........... $67.3^{\circ} \mathrm{C} / \mathrm{W}$ Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{JC}}$ )................ $18.2^{\circ} \mathrm{C} / \mathrm{W}$

14 TSSOP
Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ )
(derate $25.6 \mathrm{mw} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) ..........................2051.3mW
Junction-to-Ambient Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) .............. $39^{\circ} \mathrm{C} / \mathrm{W}$
Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{JC}}$ )..................... $3^{\circ} \mathrm{C} / \mathrm{W}$

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{IN}}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{GND}}=\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VIN}}=2.2 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{VCC}}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{EN}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=3300 \mathrm{pF}, \mathrm{V}_{\mathrm{FB}}=0.98 \times \mathrm{V}_{\mathrm{OUT}}, \mathrm{LX}=\right.$ unconnected, $\overline{\text { RESET }}=$ unconnected. $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All voltages are referenced to GND, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT SUPPLY ( $\mathrm{V}_{\text {IN }}$ ) |  |  |  |  |  |  |  |
| Input Voltage Range | $\mathrm{V}_{\mathrm{IN}}$ |  |  | 4.5 |  | 60 | V |
| Input Supply Current | $\mathrm{I}_{\text {IN-SH }}$ | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$, shutdown mode |  |  | 0.9 | 3.5 | $\mu \mathrm{A}$ |
|  | IIN-SW | Normal switching mode, no load | MAX17502E/F/G |  | 4.75 | 6.75 | mA |
|  |  |  | MAX17502H |  | 2.5 | 3.6 |  |
| ENABLE/UVLO (EN/UVLO) |  |  |  |  |  |  |  |
| EN Threshold | $\mathrm{V}_{\text {ENR }}$ | $V_{\text {EN }}$ rising |  | 1.194 | 1.218 | 1.236 | V |
|  | $\mathrm{V}_{\text {ENF }}$ | $\mathrm{V}_{\text {EN }}$ falling |  | 1.114 | 1.135 | 1.156 |  |
|  | VEN-TRUESD | $\mathrm{V}_{\mathrm{EN}}$ falling, true shutdown |  | 0.7 |  |  |  |
| EN Input Leakage Current | IEN | $\mathrm{V}_{\mathrm{EN}}=\mathrm{V}_{\text {IN }}=60 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 8 | 200 | nA |
| LDO |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CC }}$ Output Voltage Range | $\mathrm{V}_{\mathrm{CC}}$ | $\begin{aligned} & 6 \mathrm{~V}<\mathrm{V}_{\mathrm{IN}}<12 \mathrm{~V}, 0 \mathrm{~mA}<\operatorname{l}_{\mathrm{VCC}}<10 \mathrm{~mA}, \\ & 12 \mathrm{~V} \mathrm{~V}_{\mathrm{IN}}<60 \mathrm{~V}, 0 \mathrm{~mA}<\mathrm{I}_{\mathrm{VCC}}<2 \mathrm{~mA} \end{aligned}$ |  | 4.65 | 5 | 5.35 | V |
| $\mathrm{V}_{\text {CC }}$ Current Limit | IVCC-MAX | $\mathrm{V}_{\mathrm{CC}}=4.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=12 \mathrm{~V}$ |  | 15 | 40 | 80 | mA |
| $\mathrm{V}_{\text {CC }}$ Dropout | $V_{\text {cc-do }}$ | $\mathrm{V}_{\mathrm{IN}}=4.5 \mathrm{~V}, \mathrm{IVCC}=5 \mathrm{~mA}$ |  | 4.1 |  |  | V |
| VCC UVLO | $V_{\text {CC-UVR }}$ | $V_{\text {CC }}$ rising |  | 3.85 | 4 | 4.15 | V |
|  | $\mathrm{V}_{\text {CC-UVF }}$ | $\mathrm{V}_{\text {CC }}$ falling |  | 3.55 | 3.7 | 3.85 |  |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{IN}}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{GND}}=\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VIN}}=2.2 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{VCC}}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{EN}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=3300 \mathrm{pF}, \mathrm{V}_{\mathrm{FB}}=0.98 \times \mathrm{V}_{\mathrm{OUT}}, \mathrm{LX}=\right.$ unconnected, $\overline{R E S E T}=$ unconnected. $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All voltages are referenced to GND, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER MOSFETs |  |  |  |  |  |  |  |
| High-Side pMOS On-Resistance | $\mathrm{R}_{\text {DS-ONH }}$ | $l_{L X}=0.5 \mathrm{~A}$ <br> (sourcing) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.55 | 0.85 | $\Omega$ |
|  |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{J}=+125^{\circ} \mathrm{C} \\ & (\text { Note 3) } \end{aligned}$ |  |  | 1.2 |  |
| Low-Side nMOS On-Resistance | RDS-ONL | $\begin{aligned} & \mathrm{lLX}=0.5 \mathrm{~A} \\ & \text { (sinking) } \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.2 | 0.35 | $\Omega$ |
|  |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{J}=+125^{\circ} \mathrm{C} \\ & \text { (Note 3) } \end{aligned}$ |  |  | 0.47 |  |
| LX Leakage Current | ILX_LKG | $\begin{aligned} & \mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{LX}}=\left(\mathrm{V}_{\mathrm{PGND}}+1 \mathrm{~V}\right) \text { to }\left(\mathrm{V}_{\mathrm{IN}}-1 \mathrm{~V}\right) \end{aligned}$ |  |  |  | 1 | $\mu \mathrm{A}$ |
| SOFT-START (SS) |  |  |  |  |  |  |  |
| Charging Current | ISS | $\mathrm{V}_{\text {SS }}=0.5 \mathrm{~V}$ |  | 4.7 | 5 | 5.3 | $\mu \mathrm{A}$ |
| FEEDBACK (FB/VO) |  |  |  |  |  |  |  |
| FB Regulation Voltage | $\mathrm{V}_{\text {FB_REG }}$ | MAX17501G/H |  | 0.884 | 0.9 | 0.916 | V |
| FB Input Bias Current | $\mathrm{I}_{\text {FB }}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{MAX} 17502 \mathrm{E}, \mathrm{~V}_{\mathrm{FB}}= \\ & 3.3 \mathrm{~V} \end{aligned}$ | 6.8 | 12 | 17 | $\mu \mathrm{A}$ |
|  |  |  | $\begin{aligned} & \text { MAX17502F, } \mathrm{V}_{\mathrm{FB}} \\ & =5 \mathrm{~V} \end{aligned}$ | 6.8 | 12 | 17 |  |
|  |  |  | $\begin{aligned} & \text { MAX17502G/H, } V_{F B} \\ & =0.9 \mathrm{~V} \end{aligned}$ |  |  | 100 | nA |
| OUTPUT VOLTAGE (VOUT) |  |  |  |  |  |  |  |
| Output Voltage Range | V OUT | MAX17502E |  | 3.248 | 3.3 | 3.352 | V |
|  |  | MAX17502F |  | 4.922 | 5 | 5.08 |  |
|  |  | MAX17502G |  | 0.9 |  | $\begin{gathered} 0.92 \mathrm{x} \\ \mathrm{~V}_{\mathrm{IN}} \end{gathered}$ |  |
|  |  | MAX17502H |  | 0.9 |  | $\begin{aligned} & 0.965 \\ & \times V_{\mathrm{IN}} \end{aligned}$ |  |
| TRANSCONDUCTANCE AMPLIFIER (COMP) |  |  |  |  |  |  |  |
| Transconductance | $\mathrm{G}_{\mathrm{M}}$ | $\mathrm{I}_{\text {COMP }}= \pm 2.5 \mu \mathrm{~A}, \mathrm{MAX} 17502 \mathrm{G} / \mathrm{H}$ |  | 510 | 590 | 650 | $\mu \mathrm{S}$ |
| COMP Source Current | ICOMP_SRC | MAX17502G/H |  | 19 | 32 | 55 | $\mu \mathrm{A}$ |
| COMP Sink Current | ICOMP_SINK | MAX17502G/H |  | 19 | 32 | 55 | $\mu \mathrm{A}$ |
| Current-Sense Transresistance | $\mathrm{R}_{\mathrm{CS}}$ | MAX17502G/H |  | 0.45 | 0.5 | 0.55 | V/A |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{IN}}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{GND}}=\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VIN}}=2.2 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{VCC}}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{EN}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=3300 \mathrm{pF}, \mathrm{V}_{\mathrm{FB}}=0.98 \times \mathrm{V}_{\mathrm{OUT}}, \mathrm{LX}=\right.$ unconnected, $\overline{\text { RESET }}=$ unconnected. $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All voltages are referenced to GND, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CURRENT LIMIT |  |  |  |  |  |  |  |
| Peak Current-Limit Threshold | IPEAK-LIMIT |  |  | 1.4 | 1.65 | 1.9 | A |
| Runaway Current-Limit Threshold | IRUNAWAY- <br> LIMIT |  |  | 1.45 | 1.7 | 2 | A |
| Sink Current-Limit Threshold | ISINK-LIMIT | MAX17502E/F/G/H |  |  | 0.65 | 0.74 | A |
| TIMINGS |  |  |  |  |  |  |  |
| Switching Frequency | ${ }_{\text {f }} \mathrm{w}$ | $\mathrm{V}_{\text {FB }}>\mathrm{V}_{\text {OUT }}$ | MAX17502E/F/G | 560 | 600 | 640 | kHz |
|  |  | HICF | MAX17502H | 280 | 300 | 320 |  |
|  |  | $\mathrm{V}_{\text {FB }}<\mathrm{V}_{\text {OUT-HICF }}$ |  | 280 | 300 | 320 |  |
| Events to Hiccup after Crossing Runaway Current Limit |  |  |  | 1 |  |  | Event |
| $\mathrm{V}_{\text {OUT }}$ Undervoltage Trip Level to Cause Hiccup | VOUT-HICF | $\mathrm{V}_{\text {SS }}>0.95 \mathrm{~V}$ (soft-start is done) |  | 69.14 | 71.14 | 73.14 | \% |
| HICCUP Timeout |  |  |  | 32,768 |  |  | Cycles |
| Minimum On-Time | ton_min |  |  |  | 75 | 120 | ns |
| Maximum Duty Cycle | $\mathrm{D}_{\text {MAX }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{FB}}=0.98 \mathrm{x} \\ & \mathrm{~V}_{\mathrm{FB}-\mathrm{REG}} \end{aligned}$ | MAX17502E/F/G | 92 | 94 | 96 | \% |
|  |  |  | MAX17502H | 96.5 | 97.5 | 98.5 |  |
| LX Dead Time |  |  |  |  | 5 |  | ns |
| RESET |  |  |  |  |  |  |  |
| $\overline{\text { RESET Output Level Low }}$ |  | 1 l RESET $=1 \mathrm{~mA}$ |  |  |  | 0.02 | V |
| $\overline{\text { RESET Output Leakage }}$ Current High |  | $\mathrm{V}_{\mathrm{FB}}=1.01 \times \mathrm{V}_{\mathrm{FB}-\mathrm{REG}}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  |  | 0.45 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OUT }}$ Threshold for $\overline{\text { RESET Falling }}$ | V OUT-OKF | $\mathrm{V}_{\mathrm{FB}}$ falling |  | 90.5 | 92.5 | 94.5 | \% |
| V OUT Threshold for RESET Rising | V OUT-OKR | $V_{F B}$ rising |  | 93.5 | 95.5 | 97.5 | \% |
| $\overline{\text { RESET Delay After FB Reaches }}$ 95\% Regulation |  | $V_{F B}$ rising |  |  | 1024 |  | Cycles |
| THERMAL SHUTDOWN |  |  |  |  |  |  |  |
| Thermal-Shutdown Threshold |  | Temperature rising |  |  | 165 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal-Shutdown Hysteresis |  |  |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |

Note 2: All limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.
Note 3: Guaranteed by design, not production tested.

## Typical Operating Characteristics

$\left(\mathrm{V}_{\mathrm{IN}}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{GND}}=\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VIN}}=2.2 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{VCC}}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{EN}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=3300 \mathrm{pF}, \mathrm{V}_{\mathrm{FB}}=0.98 \times \mathrm{V}_{\mathrm{OUT}}, \mathrm{LX}=\right.$ unconnected, RESET $=$ unconnected, $\mathrm{T}_{A}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$. All voltages are referenced to GND, unless otherwise noted.)


## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{IN}}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{GND}}=\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VIN}}=2.2 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{VCC}}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{EN}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=3300 \mathrm{pF}, \mathrm{V}_{\mathrm{FB}}=0.98 \times \mathrm{V}_{\mathrm{OUT}}, \mathrm{LX}=\right.$ unconnected, RESET $=$ unconnected, $\mathrm{T}_{A}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$. All voltages are referenced to GND, unless otherwise noted.)


## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{I N}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{GND}}=\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VIN}}=2.2 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{VCC}}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{EN}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=3300 \mathrm{pF}, \mathrm{V}_{\mathrm{FB}}=0.98 \times \mathrm{V}_{\mathrm{OUT}}, \mathrm{LX}=\right.$ unconnected, RESET $=$ unconnected, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All voltages are referenced to GND, unless otherwise noted.)

SOFT-START WITH 2V PREBIAS
(MAX17502E), 3.3V OUTPUT, FIGURE 7 CIRCUIT


LOAD TRANSIENT RESPONSE OF MAX17502E (LOAD CURRENT STEPPED FROM NO-LOAD TO 500 mA ), 3.3V OUTPUT, FIGURE 7 CIRCUIT


LOAD TRANSIENT RESPONSE OF MAX17502E (LOAD CURRENT STEPPED FROM 500mA TO 1A), 3.3V OUTPUT, FIGURE 7 CIRCUIT

$20 \mu \mathrm{~s} / \mathrm{div}$

SOFT-START WITH 2.5V PREBIAS
(MAX17502F), 5V OUTPUT, FIGURE 8 CIRCUIT


LOAD TRANSIENT RESPONSE OF MAX17502F (LOAD CURRENT STEPPED FROM NO-LOAD TO 500 mA ), 5V OUTPUT, FIGURE 8 CIRCUIT


LOAD TRANSIENT RESPONSE OF MAX17502F (LOAD CURRENT STEPPED FROM 500 mA TO 1A), 5V OUTPUT, FIGURE 8 CIRCUIT

$20 \mu \mathrm{~s} / \mathrm{div}$

## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{I N}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{GND}}=\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VIN}}=2.2 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{VCC}}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{EN}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=3300 \mathrm{pF}, \mathrm{V}_{\mathrm{FB}}=0.98 \times \mathrm{V}_{\mathrm{OUT}}, \mathrm{LX}=\right.$ unconnected, RESET $=$ unconnected, $\mathrm{T}_{A}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All voltages are referenced to GND, unless otherwise noted.)



MEASURED ON THE MAX17502FTEVKIT WITH INPUT FILTER—C $C_{I N}=2.2 \mu \mathrm{~F}, \mathrm{~L}_{\mathrm{IN}}=10 \mu \mathrm{H}$

## Pin Configurations



## Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| TDFN | TSSOP |  |  |
| 1 | 1 | PGND | Power Ground. Connect PGND externally to the power ground plane. Connect GND and PGND pins together at the ground return path of the $\mathrm{V}_{\mathrm{CC}}$ bypass capacitor. |
| 2 | 3 | $\mathrm{V}_{\text {IN }}$ | Power-Supply Input. The input supply range is from 4.5 V to 60 V . |
| 3 | 4 | EN/UVLO | Enable/Undervoltage Lockout Input. Drive EN/UVLO high to enable the output voltage. Connect to the center of the resistive divider between $\mathrm{V}_{\mathrm{IN}}$ and GND to set the input voltage (undervoltage threshold) at which the device turns on. Pull up to $\mathrm{V}_{\text {IN }}$ for always on. |
| 4 | 6 | $\mathrm{V}_{\mathrm{CC}}$ | 5 V LDO Output. Bypass $\mathrm{V}_{\text {CC }}$ with $1 \mu \mathrm{~F}$ ceramic capacitance to GND. |
| 5 | 7 | FB/VO | Feedback Input. For fixed output voltage devices, directly connect FB/VO to the output. For adjustable output voltage devices, connect FB/VO to the center of the resistive divider between $V_{\text {OUT }}$ and GND. |
| 6 | 8 | SS | Soft-Start Input. Connect a capacitor from SS to GND to set the soft-start time. |
| 7 | 9 | N.C./COMP | External Loop Compensation. For adjustable output voltage (MAX17502G/H), connect to an RC network from COMP to GND. See External Loop Compensation for Adjustable Output Versions section for more details. For fixed output voltage (MAX17502E/F), this pin is a no connect (N.C.) and should be left unconnected. |
| 8 | 10 | RESET |  value. $\overline{\text { RESET goes high } 1024 \text { clock cycles after FB rises above } 95.5 \% \text { of its set value. } \overline{R E S E T}]}$ is valid when the device is enabled and $\mathrm{V}_{\mathrm{IN}}$ is above 4.5 V . |
| 9 | 11 | GND | Analog Ground |
| 10 | 13, 14 | LX | Switching Node. Connect LX to the switching side of the inductor. LX is high impedance when the device is in shutdown mode. |
| - | 2, 5, 12 | N.C. | No Connection. Not internally connected. |
| - |  | EP | Exposed Pad. Connect to the GND pin of the IC. Connect to a large copper plane below the IC to improve heat dissipation capability. |

## Block Diagram



## Detailed Description

The MAX17502 synchronous step-down regulator operates from 4.5 V to 60 V and delivers up to 1 A load current. Output voltage regulation accuracy meets $\pm 1.7 \%$ over temperature.
The device uses a peak-current-mode control scheme. An internal transconductance error amplifier generates an integrated error voltage. The error voltage sets the duty cycle using a PWM comparator, a high-side current-sense amplifier, and a slope-compensation generator. At each rising edge of the clock, the high-side p-channel MOSFET turns on and remains on until either the appropriate or maximum duty cycle is reached, or the peak current limit is detected.
During the high-side MOSFET's on-time, the inductor current ramps up. During the second half of the switching cycle, the high-side MOSFET turns off and the low-side n-channel MOSFET turns on and remains on until either the next rising edge of the clock arrives or sink current limit is detected. The inductor releases the stored energy as its current ramps down, and provides current to the output (the internal low RDSON pMOS/nMOS switches ensure high efficiency at full load).
This device also integrates enable/undervoltage lockout (EN/UVLO), adjustable soft-start time (SS), and opendrain reset output ( $\overline{\mathrm{RESET}}$ ) functionality.

## Linear Regulator ( $\mathbf{V}_{\mathrm{C}}$ )

An internal linear regulator ( $\mathrm{V}_{\mathrm{CC}}$ ) provides a 5 V nominal supply to power the internal blocks and the low-side MOSFET driver. The output of the $\mathrm{V}_{\mathrm{CC}}$ linear regulator should be bypassed with a $1 \mu \mathrm{~F}$ ceramic capacitor to GND. The device employs an undervoltage-lockout circuit that disables the internal linear regulator when $\mathrm{V}_{\mathrm{CC}}$ falls below 3.7V (typical). The internal $\mathrm{V}_{\mathrm{CC}}$ linear regulator can source up to 40 mA (typical) to supply the device and to power the low-side gate driver.

## Operating Input Voltage Range

The maximum operating input voltage is determined by the minimum controllable on-time and the minimum operating input voltage is determined by the maximum duty cycle and circuit voltage drops. The minimum and maximum operating input voltages for a given output voltage should be calculated as:

$$
\begin{aligned}
\mathrm{V}_{\text {IN }(\mathrm{MIN})} & =\frac{\mathrm{V}_{\mathrm{OUT}}+\left(\mathrm{I}_{\mathrm{OUT}(\mathrm{MAX})} \times\left(\mathrm{R}_{\mathrm{DCR}}+0.47\right)\right)}{\mathrm{D}_{\text {MAX }}} \\
& +\left(\mathrm{I}_{\mathrm{IOUT}(\mathrm{MAX}) \times 0.73)}\right.
\end{aligned}
$$

$$
\mathrm{V}_{\mathrm{IN}(\mathrm{MAX})}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{f}_{\mathrm{SW}(\mathrm{MAX})} \times \mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}}
$$

where $\mathrm{V}_{\text {OUT }}$ is the steady-state output voltage, IOUT(MAX) is the maximum load current, $R_{D C R}$ is the $D C$ resistance of the inductor, fSW(MAX) is the switching frequency (maximum) and tON(MIN) is the worst-case minimum switch on-time (120ns). The following table lists the fSW(MAX) and $D_{\text {MAX }}$ values to be used for calculation for different versions of the MAX17502:

| PART VERSION | fSW (MAX) $^{(k H z)}$ | D $_{\text {MAX }}$ |
| :---: | :---: | :---: |
| MAX17502E/F/G | 640 | 0.92 |
| MAX17502H | 320 | 0.965 |

## Overcurrent Protection/HICCUP Mode

The device is provided with a robust overcurrent-protection scheme that protects the device under overload and output short-circuit conditions. A cycle-by-cycle peak current limit turns off the high-side MOSFET whenever the high-side switch current exceeds an internal limit of 1.65A (typ). A runaway current limit on the high-side switch current at 1.7A (typ) protects the device under high input voltage, short-circuit conditions when there is insufficient output voltage available to restore the inductor current that built up during the on period of the step-down converter. One occurrence of the runaway current limit triggers a hiccup mode. In addition, if due to a fault condition, output voltage drops to $71.14 \%$ (typ) of its nominal value any time after soft-start is complete, hiccup mode is triggered.
In hiccup mode, the converter is protected by suspending switching for a hiccup timeout period of 32,768 clock cycles. Once the hiccup timeout period expires, soft-start is attempted again. This operation results in minimal power dissipation under overload fault conditions.

## RESET Output

The device includes a RESET comparator to monitor the output voltage. The open-drain RESET output requires an external pullup resistor. $\overline{\text { RESET }}$ can sink 2 mA of current while low. $\overline{\text { RESET goes high (high impedance) } 1024}$ switching cycles after the regulator output increases above $95.5 \%$ of the designated nominal regulated voltage. $\overline{\text { RESET }}$ goes low when the regulator output voltage drops to below $92.5 \%$ of the nominal regulated voltage. $\overline{R E S E T}$ also goes low during thermal shutdown. $\overline{\text { RESET }}$ is valid when the device is enabled and $\mathrm{V}_{I N}$ is above 4.5 V .

## Prebiased Output

When the device starts into a prebiased output, both the high-side and low-side switches are turned off so the converter does not sink current from the output. Highside and low-side switches do not start switching until the PWM comparator commands the first PWM pulse, at which point switching commences first with the high-side switch. The output voltage is then smoothly ramped up to the target value in alignment with the internal reference.

## Thermal-Overload Protection

Thermal-overload protection limits total power dissipation in the device. When the junction temperature of the device exceeds $+165^{\circ} \mathrm{C}$, an on-chip thermal sensor shuts down the device, allowing the device to cool. The thermal sensor turns the device on again after the junction temperature cools by $10^{\circ} \mathrm{C}$. Soft-start resets during thermal shutdown. Carefully evaluate the total power dissipation (see the Power Dissipation section) to avoid unwanted triggering of the thermal-overload protection in normal operation.

## Applications Information

## Input Capacitor Selection

The discontinuous input-current waveform of the buck converter causes large ripple currents in the input capacitor. The switching frequency, peak inductor current, and the allowable peak-to-peak voltage ripple that reflects back to the source dictate the capacitance requirement. The device's high switching frequency allows the use of smaller value input capacitors. X7R capacitors are recommended in industrial applications for their temperature stability. A minimum value of $2.2 \mu \mathrm{~F}$ should be used for the input capacitor. Higher values help reduce the ripple on the input DC bus further. In applications where the source is located distant from the device input, an electrolytic capacitor should be added in parallel to the $2.2 \mu \mathrm{~F}$ ceramic capacitor to provide necessary damping for potential oscillations caused by the longer input power path and input ceramic capacitor.

## Inductor Selection

Three key inductor parameters must be specified for operation with the device: inductance value ( L ), inductor saturation current (ISAT), and DC resistance ( $\mathrm{R}_{\mathrm{DCR}}$ ). The switching frequency, and output voltage determine the inductor value as follows:

$$
\mathrm{L}=\frac{2.4 \times \mathrm{V}_{\mathrm{OUT}}}{\mathrm{f}_{\mathrm{SW}}}
$$

where $\mathrm{V}_{\text {OUT }}$ and $\mathrm{f}_{\mathrm{SW}}$ are nominal values.

Select a low-loss inductor closest to the calculated value with acceptable dimensions and having the lowest possible DC resistance. The saturation current rating (ISAT) of the inductor must be high enough to ensure that saturation can occur only above the peak current-limit value ( IPEAK-LIMIT (typ) $=1.65 \mathrm{~A}$ for the device).

## Output Capacitor Selection

X7R ceramic output capacitors are preferred due to their stability over temperature in industrial applications. The output capacitor is usually sized to support a step load of $50 \%$ of the maximum output current in the application, so the output-voltage deviation is contained to $\pm 3 \%$ of the output-voltage change.
For fixed 3.3 V output voltage versions, connect a minimum of $22 \mu \mathrm{~F}$ (1210) capacitor at the output. For fixed 5 V output voltage versions, connect a minimum of $10 \mu \mathrm{~F}$ (1210) capacitor at the output. For adjustable output voltage versions, the output capacitance can be calculated as follows:

$$
\begin{gathered}
C_{\text {OUT }}=\frac{1}{2} \times \frac{I_{\text {STEP }} \times t_{\text {RESPONSE }}}{\Delta V_{\text {OUT }}} \\
\mathrm{t}_{\text {RESPONSE }} \cong \frac{0.33}{\mathrm{f}_{\mathrm{C}}}+\frac{1}{\mathrm{f}_{\text {SW }}}
\end{gathered}
$$

where ISTEP is the load current step, tresponse is the response time of the controller, $\Delta \mathrm{V}_{\text {OUT }}$ is the allowable output-voltage deviation, $\mathrm{f}_{\mathrm{C}}$ is the target closed-loop crossover frequency, and fsw is the switching frequency. Select $\mathrm{f}_{\mathrm{C}}$ to be $1 / 12$ th of f SW . Consider DC bias and aging effects while selecting the output capacitor.

## Soft-Start Capacitor Selection

The MAX17502 implements adjustable soft-start operation to reduce inrush current. A capacitor connected from the SS pin to GND programs the soft-start period.
The selected output capacitance ( $\mathrm{C}_{\text {SEL }}$ ) and the output voltage (VOUT) determine the minimum required soft-start capacitor as follows:

$$
\mathrm{C}_{S S} \geq 19 \times 10^{6} \times \mathrm{C}_{\text {SEL }} \times \mathrm{V}_{\text {OUT }}
$$

The soft-start time (tss) is related to the capacitor connected at SS (CSS) by the following equation:

$$
\mathrm{t}_{\mathrm{SS}}=\frac{\mathrm{C}_{S S}}{5.55 \times 10^{6}}
$$

## Adjusting Output Voltage

The MAX17502E and MAX17502F have preset output voltages of 3.3 V and 5.0 V , respectively. Connect $\mathrm{FB} / \mathrm{VO}$ directly to the positive terminal of the output capacitor (see the Typical Applications Circuits).
The MAX17502G/H offer an adjustable output voltage from 0.9 V to $92 \% \mathrm{~V}_{\mathrm{IN}}$. Set the output voltage with a resistive voltage-divider connected from the positive terminal of the output capacitor (VOUT) to GND (see Figure 1). Connect the center node of the divider to FB/VO. To optimize efficiency and output accuracy, use the following procedure to choose the values of R4 and R5:
For MAX17502G, select the parallel combination of R4 and R5, Rp to be less than $15 \mathrm{k} \Omega$. For the MAX17502H, select the parallel combination of R4 and R5, Rp to be less than $30 \mathrm{k} \Omega$. Once Rp is selected, calculate R 4 as:

$$
\mathrm{R} 4=\frac{\mathrm{Rp} \times \mathrm{V}_{\mathrm{OUT}}}{0.9}
$$

Calculate R5 as follows:

$$
\mathrm{R} 5=\frac{\mathrm{R} 4 \times 0.9}{\left(\mathrm{~V}_{\text {OUT }}-0.9\right)}
$$

## Setting the Input Undervoltage Lockout Level

The device offers an adjustable input undervoltagelockout level. Set the voltage at which the device turns on with a resistive voltage-divider connected from $\mathrm{V}_{\mathrm{IN}}$ to GND (see Figure 2). Connect the center node of the divider to EN/UVLO.
Choose R 1 to be $3.3 \mathrm{M} \Omega$, and then calculate R 2 as:

$$
\mathrm{R} 2=\frac{\mathrm{R} 1 \times 1.218}{\left(\mathrm{~V}_{\text {INU }}-1.218\right)}
$$

where $\mathrm{V}_{\text {INU }}$ is the voltage at which the device is required to turn on. For adjustable output voltage devices, ensure that $\mathrm{V}_{\text {INU }}$ is higher than $0.8 \times \mathrm{V}_{\text {OUT }}$.


Figure 1. Setting the Output Voltage

## External Loop Compensation for Adjustable Output Versions

The MAX17502 uses peak current-mode control scheme and needs only a simple RC network to have a stable, high-bandwidth control loop for the adjustable output voltage versions. The basic regulator loop is modeled as a power modulator, an output feedback divider, and an error amplifier. The power modulator has DC gain $G_{M O D(d c)}$, with a pole and zero pair. The following equation defines the power modulator DC gain:

$$
\mathrm{G}_{\mathrm{MOD}(\mathrm{dc})}=\frac{2}{\frac{1}{R_{\mathrm{LOAD}}}+\frac{0.4}{\mathrm{~V}_{\mathrm{IN}}}+\left(\frac{0.5-\mathrm{D}}{\mathrm{f}_{\mathrm{SW}} \times \mathrm{L}_{\mathrm{SEL}}}\right)}
$$

where R $_{\text {LOAD }}=V_{\text {OUT }} /$ IOUT(MAX) , fSW is the switching frequency, $L_{S E L}$ is the selected output inductance, $D$ is the duty ratio, $\mathrm{D}=\mathrm{V}_{\text {OUT }} \mathrm{V}_{\mathrm{IN}}$.
The compensation network is shown in Figure 3.
$\mathrm{R}_{\mathrm{Z}}$ can be calculated as:

$$
\mathrm{R}_{\mathrm{Z}}=6000 \times \mathrm{f}_{\mathrm{C}} \times \mathrm{C}_{\text {SEL }} \times \mathrm{V}_{\text {OUT }}
$$

where $R_{z}$ is in $\Omega$. Choose $f_{c}$ to be $1 / 12$ th of the switching frequency.
$\mathrm{C}_{\mathrm{z}}$ can be calculated as follows:

$$
\mathrm{C}_{\mathrm{Z}}=\frac{\mathrm{C}_{\mathrm{SEL}} \times \mathrm{G}_{\mathrm{MOD}(\mathrm{dc})}}{2 \times \mathrm{R}_{\mathrm{Z}}}
$$

$C_{P}$ can be calculated as follows:

$$
C_{P}=\frac{1}{\pi \times R_{Z} \times f_{S W}}
$$



Figure 2. Adjustable EN/UVLO Network


Figure 3. External Compensation Network

## Power Dissipation

At a particular operating condition, the power losses that lead to temperature rise of the device are estimated as follows:

$$
\begin{gathered}
\text { PLOSS }=\left(\mathrm{P}_{\text {OUT }} \times\left(\frac{1}{\eta}-1\right)\right)-\left(\mathrm{IOUT}^{2} \times \mathrm{R}_{\text {DCR }}\right) \\
\text { POUT }=\mathrm{V}_{\text {OUT }} \times \mathrm{I}_{\text {OUT }}
\end{gathered}
$$

where Pout is the output power, $\eta$ is is the efficiency of the device, and $R_{D C R}$ is the DC resistance of the output inductor (refer to the Typical Operating Characteristics in the evaluation kit data sheets for more information on efficiency at typical operating conditions).
For a typical multilayer board, the thermal performance metrics for the 10-pin TDFN package are given as:

$$
\begin{aligned}
& \theta_{\mathrm{JA}}=67.3^{\circ} \mathrm{C} / \mathrm{W} \\
& \theta_{\mathrm{JC}}=18.2^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

For a typical multilayer board, the thermal performance metrics for the 14-pin TSSOP package are given as:

$$
\begin{aligned}
& \theta_{\mathrm{JA}}=39^{\circ} \mathrm{C} / \mathrm{W} \\
& \theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

The junction temperature of the device can be estimated at any given maximum ambient temperature ( $\mathrm{T}_{\mathrm{A}} \mathrm{MAX}$ ) from the following equation:

$$
\mathrm{T}_{\text {J_MAX }}=\mathrm{T}_{\mathrm{A}_{-} M A X}+\left(\theta_{\text {JA }} \times \mathrm{P}_{\text {LOSS }}\right)
$$

If the application has a thermal-management system that ensures that the exposed pad of the device is maintained at a given temperature (TEP_MAX) by using proper heat sinks, then the junction temperature of the device can be estimated at any given maximum ambient temperature as:

$$
\mathrm{T}_{\text {J_MAX }}=\mathrm{T}_{E P_{-} M A X}+\left(\theta_{\text {JC }} \times \mathrm{P}_{\text {LOSS }}\right)
$$

Junction temperature greater than $+125^{\circ} \mathrm{C}$ degrades operating lifetimes.

## PCB Layout Guidelines

Careful PCB layout is critical to achieve low switching losses and stable operation. For a sample layout that ensures first-pass success, refer to the MAX17502 evaluation kit layouts available at www.maximintegrated.com. Follow these guidelines for good PCB layout:

1) All connections carrying pulsed currents must be very short and as wide as possible. The loop area of these connections must be made very small to reduce stray inductance and radiated EMI.
2) A ceramic input filter capacitor should be placed close to the $\mathrm{V}_{\text {IN }}$ pin of the device. The bypass capacitor for the $V_{C C}$ pin should also be placed close to the $V_{C C}$ pin. External compensation components should be placed close to the IC and far from the inductor. The feedback trace should be routed as far as possible from the inductor.
3) The analog small-signal ground and the power ground for switching currents must be kept separate. They should be connected together at a point where switching activity is at minimum, typically the return terminal of the $V_{C C}$ bypass capacitor. The ground plane should be kept continuous as much as possible.
4) A number of thermal throughputs that connect to a large ground plane should be provided under the exposed pad of the device, for efficient heat dissipation.
Figure 4, 5, and 6 show the recommended component placement for MAX17502 in TDFN and TSSOP packages.


Figure 4. Recommended Component Placement for MAX17502E/F


- VIAS TO BOTTOM SIDE PGND PLANE
$\bigoplus$ VIAS то вотtom side vout track
VIAS то воtтом SIDE GND PLANE

Figure 5. Recommended Component Placement for MAX17502G


Figure 6. Recommended Component Placement for MAX17502H

## Typical Applications Circuits



Figure 7. MAX17502E Application Circuit (3.3V Output, 1A Maximum Load Current, 600kHz Switching Frequency)


Figure 8. MAX17502F Application Circuit (5V Output, 1A Maximum Load Current, 600kHz Switching Frequency)


Figure 9. MAX17502G Application Circuit (12V Output, 1A Maximum Load Current, 600kHz Switching Frequency)


Figure 10. MAX17502H Application Circuit (2.5V Output, 1A Maximum Load Current, 300 kHz Switching Frequency)

Ordering Information/Selector Guide

| PART | PIN-PACKAGE | OUTPUT VOLTAGE (V) | SWITCHING <br> FREQUENCY (kHz) | MODE |
| :---: | :---: | :---: | :---: | :---: |
| MAX17502EATB+ | 10 TDFN-EP* | 3.3 | 600 | PWM |
| MAX17502FATB+ | 10 TDFN-EP* | 5 | 600 | PWM |
| MAX17502GATB+ | 10 TDFN-EP* | Adjustable | 600 | PWM |
| MAX17502HAUD+ | 14 TSSOP-EP* | Adjustable | 300 | PWM |

+Denotes a lead(Pb)-free/RoHS-compliant package.
*EP = Exposed pad.

Chip Information
PROCESS: BiCMOS

## Package Information

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a " + ", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND PATTERN <br> NO. |
| :---: | :---: | :---: | :---: |
| 10 TDFN | $\mathrm{T} 1032 \mathrm{~N}+1$ | $\underline{\underline{21-0429}}$ | $\underline{\underline{90-0082}}$ |
| 14 TSSOP | $\mathrm{U} 14 \mathrm{E}+3$ | $\underline{\underline{21-0108}}$ | $\underline{90-0119}$ |

## Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $5 / 12$ | Initial release | - |
| 1 | $11 / 12$ | Added MAX17502G and MAX17502H to data sheet | $1-17$ |
| 2 | $1 / 13$ | Added dotted line for exposed pad in Pin Configuration, and added <br> explanation on detailed condition for $\overline{R E S E T}$ | 9,11 |
| 3 | $8 / 14$ | Updated General Description, Benefits and Features, Pin Description, and <br> Adjusting Output Voltage sections. | $1,9,13$ |
| 4 | $6 / 15$ | Added output voltage to TOC captions | $8-12,16-18,22,23$ |
| 5 | $6 / 16$ | Updated operating and junction temperature values | $1-8,14,19$ |

