# 4-Output Ultra-Low Additive Jitter Differential Clock Buffer/Level Translator ### **Description** The US5D304 is a 2.1-GHz,4-output differential high-performance clock fanout buffer. The input clock can be selected from two differential inputs or one crystal input. The selected input clock is distributed to two banks of 2 differential outputs and one LVCMOS output. Output banks can be configured as LVPECL,LVDS,or HCSL drivers,or disabled. The LVCMOS output has a synchronous enable input for runt-pulse-free operation when enabled or disabled. The outputs are at a defined level when inputs are open. The internal oscillator circuit is automatically disabled if the crystal input is not selected. The crystal pin can be driven by a single-ended clock. The device is designed for a signal fanout of high-frequency, low phase-noise clock and data signal. It is designed to operate from a 3.3V or 2.5V core power supply, and either a 3.3V or 2.5V output operating supply. ### **Applications** - Clock distribution and level translation for ADCs, DACs, Multi-Gigabit Elthernet, XAUI, Fibre channel, SATA/SAS, SONET/SDH,CPRI, High-Frequency Backplanes - Switches, Routers, Line Cards, Timing Cards - Servers, Computing, PCI Express(PCIe 3.0,4.0,5.0) - · Remote Radio Units and Baseband Units ### **Features** - Two differential reference clock input pairs - Differential input pairs can accept the following differential input levels: LVPECL, LVDS, HCSL, HSTL or Single Ended - Crystal Input accepts 10MHz to 40MHz Crystal or Single Ended Clock - Maximum Output Frequency LVPECL - 2.1GHz LVDS - 2.1GHz HCSL - 250MHz LVCMOS - 250MHz - Four differential output pairs that can be configured as LVPECL or LVDS or HCSL or HiZ - One single-ended reference output with synchronous enable to avoid clock glitch - Output skew: 20ps (typical) - Part-to-part skew: 200ps (typical) - Additive RMS phase jitter @ 156.25MHz: 5.6fs RMS (10kHz 1 MHz), typical @ 3.3V/ 3.3V 34.7fs RMS (10kHz 20MHz), typical @ 3.3V/ 3.3V - Supply voltage modes: V<sub>DD</sub>/V<sub>DDO</sub> 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V - Industrial Temperature Range:-40°C to 85°C - Compatible with lmk00304 - Available in a 32-pin,5mm\*5mm WQFN package ## **Block Diagram** ### Pin Assignment for 5mm x 5mm 32-Lead WQFN Package ## **Pin Description and Pin Characteristic Tables** Table 1: Pin Descriptions<sup>1</sup> | Number | Name | Name Type | | Description | | | |--------|-----------------|-----------|---------------------|---------------------------------------------------------------------------------------------------|--|--| | 1 | GND | Power | | Ground. | | | | 2 | $V_{DDOA}$ | Power | | Output supply pins for Bank QA outputs. 3.3V or 2.5V. | | | | 3 | QA0 | Output | | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 4 | nQA0 | Output | | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 5 | $V_{DDOA}$ | Power | | Output supply pins for Bank QA outputs. 3.3V or 2.5V. | | | | 6 | QA1 | Output | | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 7 | nQA1 | Output | | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 8 | GND | Power | | Ground. | | | | 9 | SMODE0 | Input | Pulldown | Output driver select for Bank A outputs. See Table 8 for function. LVCMOS/LVTTL interface levels. | | | | 10 | $V_{DD}$ | Power | | Power supply for Core and input Buffer blocks, 3.3V or 2.5V. | | | | 11 | XTAL_I | Input | | Crystal oscillator interface. | | | | 12 | XTAL_O | Input | | Crystal oscillator interface. | | | | 13 | REF_SEL0 | Input | Pulldown | Input clock selection. LVCMOS/LVTTL interface levels. See Table 3 for function. | | | | 14 | CLK0 | Input | Pulldown | Non-inverting differential clock. Internally biased to ground. | | | | 15 | nCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock. Internally biased to 0.5V <sub>DD</sub> . | | | | 16 | REF_SEL1 | Input | Pulldown | Input clock selection. LVCMOS/LVTTL interface levels. See Table 3 for function. | | | | 17 | GND | Power | | Ground. | | | | 18 | nQB1 | Output | | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 19 | QB1 | Output | | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 20 | $V_{DDOB}$ | Power | | Output supply pins for Bank QB outputs. 3.3V or 2.5V. | | | | 21 | nQB0 | Output | | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 22 | QB0 | Output | | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels. | | | | 23 | $V_{DDOB}$ | Power | | Output supply pins for Bank QB outputs. 3.3V or 2.5V. | | | | 24 | GND | Power | | Ground. | | | | 25 | nc | Unused | | No connect pin. | | | | 26 | nCLK1 | Input | Pullup/<br>Pulldown | Inverting differential clock. Internally biased to 0.5V <sub>DD</sub> . | | | | 27 | CLK1 | Input | Pulldown | Non-inverting differential clock. Internally biased to ground. | | | | 28 | V <sub>DD</sub> | Power | | Power supply for Core and input Buffer blocks, 3.3V or 2.5V. | | | | 29 | REFOUT | Output | | Single-ended reference clock output. LVCMOS/LVTTL interface levels. | | | | 30 | VDDOC | Power | | Output supply pin for REFOUT output. | | | | 31 | OE_SE | Input | Pulldown | REFOUT output enable. LVCMOS/LVTTL interface levels. See Table 4. | | | | 32 | SMODE1 | Input | Pulldown | Output driver select for Bank A outputs. See Table 8 for function. LVCMOS/LVTTL interface levels. | | | NOTE 1. Pulldown and Pullup refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. ### **Table 2: Pin Characteristics** | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|----------------------------------|---------------------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input<br>Capacitance | OE_SE,<br>SMODE[1:0],<br>REF_SEL[1:0] | | | 2 | | pF | | R <sub>PULLDOWN</sub> | Input Pulldowr | Resistor | | | 50 | | kΩ | | R <sub>PULLUP</sub> | Input<br>Pullup/down<br>Resistor | nCLK0 | | | 40/40 | | kΩ | | TYPOLLOP | | nCLK1 | | | 40/40 | | kΩ | | | Power | REFOUT | VDDOC = 3.465V | | 5.3 | | pF | | C <sub>PD</sub> | Dissipation<br>Capacitance | REFOUT | VDDOC = 2.625V | | 6.3 | | pF | | R <sub>OUT</sub> | Output<br>Impedance | REFOUT | VDDOC = 3.3V | | 50 | | Ω | | | | REFOUT | VDDOC = 2.5V | | 60 | | Ω | ### **Function Tables** Table 3: REF\_SELx Function Table | Control Input | | |---------------|--------------------------------| | REF_SEL[1:0] | Selected Input Reference Clock | | 00 (default) | CLK0, nCLK0 | | 01 | CLK1, nCLK1 | | 10 | XTAL | | 11 | XTAL | Table 4: OE\_SE Function Table<sup>1</sup> | OE_SE | REFOUT | |-------------|----------------| | 0 (default) | High-Impedance | | 1 | Enabled | NOTE 1. Synchronous output enable to avoid clock glitch. Table 5: Input/Output Operation Table, OE\_SE | Input Status | | | Output State | |--------------|---------------|--------------------------------------|---------------------------| | OE_SE | REF_SEL [1:0] | CLKx and nCLKx | REFOUT | | 0 (default) | Don't care | Don't Care | High Impedance | | 1 | 10 or 11 | Don't Care | Fanout crystal oscillator | | | | CLK0 and nCLK0 are both open circuit | Logic Low | | 4 | 00 (default) | CLK0 and nCLK0 are tied to ground | Logic Low | | | | CLK0 is high, nCLK0 is low | Logic High | | | | CLK0 is low, nCLK0 is high | Logic Low | | | | CLK1 and nCLK1 are both open circuit | Logic Low | | 4 | 01 | CLK1 and nCLK1 are tied to ground | Logic Low | | | | CLK1 is high, nCLK1 is low | Logic High | | | | CLK1 is low, nCLK1 is high | Logic Low | Table 6: Input/Output Operation Table, SMODE[1:0] | Input Status | | | Output State | |--------------|--------------|--------------------------------------|-----------------------------------------------------| | SMODE[1:0] | REF_SEL[1:0] | CLKx and nCLKx | QA[1:0], nQA[1:0],<br>QB[1:0], nQB[1:0] | | 11 | Don't care | Don't Care | High Impedance | | 00, 01 or 10 | 10 or 11 | Don't Care | Fanout crystal oscillator | | | | CLK0 and nCLK0 are both open circuit | QA[1:0],QB[1:0] = Low<br>nQA[1:0],nQB[1:0] = High | | 00, 01 or 10 | 00 (default) | CLK0 and nCLK0 are tied to ground | QA[1:0], QB[1:0] = Low<br>nQA[1:0], nQB[1:0] = High | | 00, 01 01 10 | | CLK0 is high, nCLK0 is low | QA[1:0],QB[1:0] = High<br>nQA[1:0],nQB[1:0] = Low | | | | CLK0 is low, nCLK0 is high | QA[1:0],QB[1:0] = Low<br>nQA[1:0],nQB[1:0] = High | | | 01 | CLK1 and nCLK1 are both open circuit | QA[1:0],QB[1:0] = Low<br>nQA[1:0],nQB[1:0] = High | | 00, 01 or 10 | | CLK1 and nCLK1 are tied to ground | $QA[1:0],QB[1:0] = Low \\ nQA[1:0],nQB[1:0] = High$ | | 00, 01 01 10 | | CLK1 is high, nCLK1 is low | QA[1:0],QB[1:0] = High<br>nQA[1:0],nQB[1:0] = Low | | | | CLK1 is low, nCLK1 is high | QA[1:0],QB[1:0] = Low<br>nQA[1:0],nQB[1:0] ] = High | Table 7: Output Level Selection Table, QA[0:1], nQA[0:1], QB[0:1], nQB[0:1] | SMODE1 | SMODE0 | Output Type | |--------|--------|------------------| | 0 | 0 | LVPECL (default) | | 0 | 1 | LVDS | | 1 | 0 | HCSL | | 1 | 1 | HiZ | ### **Absolute Maximum Ratings** Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. | Item | Rating | |--------------------------------------------------|------------------------------------------------| | V <sub>DD</sub> , V <sub>DDOX</sub> <sup>1</sup> | 4.6V | | V <sub>IN</sub> | -0.3V to V <sub>DDOX</sub> <sup>1</sup> + 0.3V | | T <sub>J</sub> :Junction Temperature | 150°C | | T <sub>STG</sub> :Storage Temperature | -65°C to 150°C | NOTE 1. V<sub>DDOX</sub> denotes V<sub>DDOA</sub>, V<sub>DDOB</sub> and VDDOC. ### **ESD Ratings** | | | Max | Unit | |-------------------------|---------------------------------------------------------|-------|------| | | Human-body model (HBM), ANSI/ESDA/JEDEC JS-001-2017 | ±4000 | | | V(ESD) | Machine model (MM), JEDEC Std. JESD22-A115-C | ±200 | V | | Electrostatic discharge | Charged-device model (CDM), ANSI/ESDA/JEDEC JS-002-2018 | ±750 | | ### Latch up | | | Max | Unit | |----------|---------------------------|------|------| | Latch up | I-test, JEDEC STD JESD78E | ±200 | mA | | · | V-test, JEDEC STD JESD78E | 4.6 | V | **Recommended Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------|--------|-----|--------|------| | T <sub>A</sub> | Ambient air temperature | -40 | | 85 | °C | | $T_J$ | Junction temperature | | | 125 | °C | | $V_{DD}$ | Power supply for Core and input Buffer blocks | 3.3-5% | 3.3 | 3.3+5% | V | | | | 2.5-5% | 2.5 | 2.5+5% | | | V <sub>DDOX</sub> 1 | Power supply for Bank QA or QB or REFOUT | 3.3-5% | 3.3 | 3.3+5% | V | | BBOX | | 2.5-5% | 2.5 | 2.5+5% | | NOTE 1. V<sub>DDOX</sub> denotes V<sub>DDOA</sub>, V<sub>DDOB</sub> and VDDOC. ### **Electrical Characteristics** Unless otherwise specified: VDD = $3.3 \text{ V} \pm 5\%$ , VDDO = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at VDD = 3.3 V, VDDO = 3.3 V, $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | Pa | arameter | Test Conditions | Min | Тур | Max | Unit | |------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|-------|-----|------| | Current Consumption | (2) | | • | | | | | | Core Supply Current, All | CLK_X selected | | 11.5 | | mA | | I <sub>DD_CORE</sub> | Outputs Disabled | XTAL selected | | 21.5 | | mA | | I <sub>DD_PECL</sub> | Additive Core Supply<br>Current, Per LVPECL<br>Bank Enabled | | | 31.7 | | mA | | I <sub>DD_LVDS</sub> | Additive Core Supply<br>Current, Per LVDS Bank<br>Enabled | | | 39.5 | | mA | | I <sub>DD_HCSL</sub> | Additive Core Supply<br>Current, Per HCSL Bank<br>Enabled | | | 14.8 | | mA | | I <sub>DD_CMOS</sub> | Additive Core Supply<br>Current, LVCMOS<br>Output Enabled | | | 3.4 | | mA | | I <sub>DDO_PECL</sub> | Additive Output Supply<br>Current, Per LVPECL<br>Bank Enabled | Includes Output Bank Bias and Load Currents, $R_T$ = 50 $\Omega$ to VDDO - 2V on all outputs in bank | | 188 | | mA | | I <sub>DDO_LVDS</sub> | Additive Output Supply<br>Current, Per LVDS Bank<br>Enabled | | | 42 | | mA | | I <sub>DDO_HCSL</sub> | Additive Output Supply<br>Current, Per HCSL Bank<br>Enabled | Includes Output Bank Bias and Load Currents, $R_{\text{T}}$ = 50 $\Omega$ on all outputs in bank | | 118.5 | | mA | | I <sub>DDO_</sub> CMOS | Additive Output Supply<br>Current, LVCMOS<br>Output Enabled | 200 MHz, C <sub>L</sub> = 5 pF | | 1.6 | | mA | | Power Supply Ripple I | Rejection (PSRR) | | • | | | | | PSRR <sub>PECL</sub> | Ripple-Induced<br>Phase Spur Level <sup>(3)</sup><br>Differential LVPECL<br>Output | | | -65 | | dBc | | PSRR <sub>HCSL</sub> | Ripple-Induced<br>Phase Spur Level <sup>(3)</sup><br>Differential HCSL Output | 100 kHz, 100 mVpp Ripple Injected on VDDO,<br>VDDO = 3.3 V<br>156.25 MHz | | -76 | | dBc | | PSRR <sub>LVDS</sub> | Ripple-Induced<br>Phase Spur Level <sup>(3)</sup><br>Differential LVDS Output | | | -112 | | dBc | | CMOS Control Inputs | (REF_SEL[1:0], SMODE[1:0], C | L<br>DE_SE) | | | | | | V <sub>IH</sub> | High-Level Input Voltage | | 1.65 | | VDD | V | | V <sub>IL</sub> | Low-Level Input Voltage | | GND | | 1.5 | V | | I <sub>IH</sub> | High-Level Input Current | V <sub>IH</sub> = VDD, Internal pull-down resistor | | | 67 | μΑ | | I <sub>IL</sub> | Low-Level Input Current | $V_{IL} = 0 \text{ V}$ , Internal pull-down resistor | -5 | 0.2 | | μA | <sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured. <sup>(2)</sup> See Power Considerations for more information on current consumption and power dissipation calculations. <sup>(3)</sup> Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the VDDO supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = $[(2 * 10^{\text{PSRR} / 20})) / (\pi * f_{\text{CLK}})] * 1E12$ Unless otherwise specified: VDD = $3.3 \text{ V} \pm 5\%$ , VDDO = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at VDD = 3.3 V, VDDO = 3.3 V, $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | Parameter | Test Co | onditions | Min | Тур Мах | Unit | |--------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------|-----------|------| | Universal Clock | Inputs (CLK0/nCLK0, CLK1/nCLK1) | | | | | | | $f_{CLKin}$ | Input Frequency<br>Range <sup>(4)</sup> | Functional up to 2.1 GHz Output frequency range and timing specified per output type (refer to LVPECL, LVDS, HCSL, LVCMOS output specifications) | | DC | 2.1 | GHz | | V <sub>IHD</sub> | Differential Input High<br>Voltage | | | | VDD | V | | V <sub>ILD</sub> | Differential Input Low<br>Voltage | CLKin driven differentially | | GND | | V | | V <sub>ID</sub> | Differential Input Voltage<br>Swing <sup>(5)</sup> | | | 0.15 | 1.3 | V | | | | V <sub>ID</sub> = 150 mV | | 0.25 | VDD - 1.2 | | | $V_{CMD}$ | Differential Input<br>Common Mode Voltage | $V_{ID} = 350 \text{ mV}$ | | 0.25 | VDD - 1.1 | V | | | Common wode voltage | V <sub>ID</sub> = 800 mV | 0.25 | VDD - 0.9 | | | | V <sub>IH</sub> | Single-Ended Input High<br>Voltage | | | | VDD | V | | V <sub>IL</sub> | Single-Ended Input Low<br>Voltage | | CLK_X driven single-ended (AC or DC coupled), | | | V | | V <sub>I_SE</sub> | Single-Ended Input<br>Voltage Swing <sup>(6)(7)</sup> | V <sub>CM</sub> range | ID or externally biased within | 0.3 | 2 | Vpp | | V <sub>CM</sub> | Single-Ended Input<br>Common Mode Voltage | | | 0.25 | VDD - 1.2 | V | | | | | f <sub>CLK0</sub> = 100 MHz | | -112.5 | | | 100 | Mux Isolation, CLK0 to | f <sub>OFFSET</sub> > 50 kHz, | $f_{CLK0} = 200 \text{ MHz}$ | | -82 | JD - | | ISO <sub>MUX</sub> | CLK1 | $P_{CLK_X} = 0 dBm$ | $f_{CLK0} = 500 \text{ MHz}$ | | -71 | dBc | | | | | $f_{CLK0} = 1000 \text{ MHz}$ | | -65 | | | Crystal Interface | (XTAL_I, XTAL_O) | | | | | | | F <sub>CLK</sub> | External Clock<br>Frequency Range <sup>(4)</sup> | XTAL_I driven single-ended, XTAL_O floating | | | 250 | MHz | | F <sub>XTAL</sub> | Crystal Frequency<br>Range | Fundamental mode crystal ESR $\leq$ 200 $\Omega$ (10 to 30 MHz) ESR $\leq$ 125 $\Omega$ (30 to 40 MHz) <sup>(8)</sup> | | 10 | 40 | MHz | | C <sub>IN</sub> | XTAL Input<br>Capacitance | | | | 4 | pF | - (4) Specification is ensured by characterization and is not tested in production. - (5) See $V_{ID}$ =Differential input Voltage Swing, $V_{OD}$ = Differential output Voltage Swing. - (6) Parameter is specified by design, not tested in production. - (7) For clock input frequency ≥ 100 MHz, CLK\_X can be driven with single-ended (LVCMOS) input swing up to 3.3 Vpp. For clock input frequency < 100 MHz, the single-ended input swing should be limited to 2 Vpp max to prevent input saturation. - (8) The ESR requirements stated must be met to ensure that the oscillator circuitry has no startup issues. However, lower ESR values for the crystal may be necessary to stay below the maximum power dissipation (drive level) specification of the crystal. Unless otherwise specified: VDD = $3.3 \text{ V} \pm 5\%$ , VDDO = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at VDD = 3.3 V, VDDO = 3.3 V, $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | Parameter | | Test Conditions | | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------|----------------|---------------|--------| | LVPECL Outputs | | | | | | | | | 4 | Maximum Output<br>Frequency Full V <sub>OD</sub> | V <sub>OD</sub> ≥ 600 mV, | $VDDO = 3.3 V \pm 5\%,$<br>R <sub>T</sub> = 160 Ω to GND | | 0.8 | | GHz | | f <sub>CLKout_</sub> FS | Swing <sup>(4) (9)</sup> | $R_L = 100 \Omega$ differential | VDDO=2.5 V $\pm$ 5%,<br>R <sub>T</sub> = 91 $\Omega$ to GND | | 1.0 | | GHZ | | f | Maximum Output<br>Frequency Reduced V <sub>OD</sub> | V <sub>OD</sub> ≥ 400 mV, | VDDO = $3.3 \text{ V} \pm 5\%$ ,<br>R <sub>T</sub> = $160 \Omega$ to GND | | 2.1 | | GHz | | f <sub>CLKout_RS</sub> | Swing <sup>(4)</sup> (9) | $R_L = 100 \Omega$ differential | VDDO=2.5 V $\pm$ 5%,<br>R <sub>T</sub> = 91 $\Omega$ to GND | | 2.3 | | GHZ | | Jitter <sub>ADD</sub> | Additive RMS Jitter,<br>Integration Bandwidth<br>10 kHz to 20<br>MHz(6)(10)(11) | VDDO=3.3 V $\pm$ 5%:<br>R <sub>T</sub> = 160 Ω to GND,<br>R <sub>L</sub> = 100 Ω differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | | 50.5 | | fs | | Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(10)</sup> | VDDO = 3.3 V,<br>$R_T = 160 \Omega$ to GND,<br>$R_L = 100 \Omega$ differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | | 48.6 | | fs | | Noise Floor | Noise Floor<br>f <sub>OFESET</sub> ≥ 10 MHz <sup>(13)</sup> (14) | VDDO = 3.3 V,<br>$R_T$ = 160 Ω to GND,<br>$R_L$ = 100 Ω differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | | -162.5 | | dBc/Hz | | DUTY | Duty Cycle <sup>(4)</sup> | 50% input clock duty cycle | | 45% | | 55% | | | V <sub>OH</sub> | Output High Voltage | | | VDDO -<br>1.2 | VDDO -<br>0.99 | VDDO -<br>0.7 | V | | V <sub>OL</sub> | Output Low Voltage | $R_T = 25$ °C, DC Measurement,<br>$R_T = 50 \Omega$ toVDDO - 2 V | | | VDDO -<br>1.75 | VDDO -<br>1.5 | V | | V <sub>OD</sub> | Output Voltage Swing (5) | | | 600 | 760 | 1000 | mV | | t <sub>R</sub> | Output Rise Time<br>20% to 80% <sup>(6)</sup> | $R_T$ = 160 $\Omega$ to GND, Uniform transmission line up to 10 in. with 50- $\Omega$ characteristic impedance, | | | 200 | | ps | | t <sub>F</sub> | Output Fall Time<br>80% to 20% <sup>(6)</sup> | $R_L$ = 100 Ω differential, $C_L \le 5$ | | | 200 | | ps | - (9) See *Typical Characteristics* for output operation over frequency. - (10) For the 156.25 MHz clock input conditions, Additive RMS Jitter ( $J_{ADD}$ ) is calculated using Method : $J_{ADD} = SQRT(J_{OUT}^2)$ - J<sub>SOURCE</sub><sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. - (11) 156.25 MHz LVDS input clock source from Epson SG3225VEN(LVDS) Low-Noise SPXO. - (12) 156.25 MHz LVPECL input clock source from Epson SG3225VEN(LVPECL) Low-Noise SPXO. - (13) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz. - (14) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs. Unless otherwise specified: VDD = $3.3 \text{ V} \pm 5\%$ , VDDO = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at VDD = 3.3 V, VDDO = 3.3 V, $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | Parameter | | Test Conditions | | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------|-------|--------|-------|--------| | LVDS Outputs | | | | · | | | | | f <sub>CLKout_</sub> FS | Maximum Output<br>Frequency<br>Full V <sub>OD</sub> Swing <sup>(4)(9)</sup> | V <sub>oD</sub> ≥ 250 mV,<br>R <sub>L</sub> = 100 Ω differential | | | 1.37 | | GHz | | f <sub>CLKout_RS</sub> | Maximum Output<br>Frequency<br>Reduced V <sub>OD</sub> Swing <sup>(4)(9)</sup> | $V_{OD} \ge 200 \text{ mV},$ $R_L = 100 \Omega \text{ differential}$ | | | 2.1 | | GHz | | Jitter <sub>ADD</sub> | Additive RMS Jitter,<br>Integration Bandwidth<br>10 kHz to 20<br>MHz <sup>(6)</sup> (10)(11) | VDDO = 3.3 V,<br>R <sub>L</sub> = 100 $\Omega$ differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | | 59 | | fs | | Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(10)</sup> | VDDO = 3.3 V,<br>R <sub>L</sub> = 100 $\Omega$ differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | 57.5 | | | fs | | Noise Floor | Noise Floor<br>f <sub>OEESET</sub> ≥ 10 MHz <sup>(13)</sup> ( <sup>14)</sup> | VDDO = 3.3 V,<br>R <sub>L</sub> = 100 $\Omega$ differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | | -160.6 | | dBc/Hz | | DUTY | Duty Cycle <sup>(4)</sup> | 50% input clock duty cycle | - | 45% | | 55% | | | V <sub>OD</sub> | Output Voltage Swing (5) | | | 250 | 400 | 450 | mV | | $\Delta V_{OD}$ | Change in Magnitude of<br>V <sub>OD</sub> for Complementary<br>Output States | T <sub>A</sub> = 25 °C, DC Measureme | nt. | -50 | | 50 | mV | | Vos | Output Offset Voltage | $R_L = 100 \Omega$ differential | , | 1.125 | 1.25 | 1.375 | V | | ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for Complementary Output States | | | -35 | | 35 | mV | | t <sub>R</sub> | Output Rise Time 20% to 80% <sup>(6)</sup> | Uniform transmission line up to 10 inches with 50- $\Omega$ | | | 200 | | ps | | t <sub>F</sub> | Output Fall Time<br>80% to 20% <sup>(6)</sup> | characteristic impedance,<br>$R_L = 100 \Omega$ differential, $C_L \le$ | 5 pF | | 200 | | ps | Unless otherwise specified: VDD = $3.3 \text{ V} \pm 5\%$ , VDDO = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at VDD = 3.3 V, VDDO = 3.3 V, $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | Parameter | Test C | Test Conditions | | Тур | Max | Unit | |-----------------------|---------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|--------| | HCSL Outpu | ts | | | | | | | | f <sub>CLKout</sub> | Output Frequency<br>Range <sup>(4)</sup> | $R_L = 50 \Omega \text{ to GND}, C_L \le 5$ | $R_L = 50 \Omega$ to GND, $C_L \le 5 pF$ | | | 250 | MHz | | Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(10)</sup> | VDDO = 3.3 V,<br>$R_T$ = 50 Ω to GND | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | | 70 | | fs | | Noise Floor | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(13)</sup> (14) | VDDO = 3.3 V,<br>$R_T = 50 \Omega$ to GND | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | -160 | | | dBc/Hz | | DUTY | Duty Cycle <sup>(4)</sup> | 50% input clock duty cycle | 50% input clock duty cycle | | | 55% | | | V <sub>OH</sub> | Output High Voltage | | | | 800 | 920 | mV | | V <sub>OL</sub> | Output Low Voltage | T <sub>A</sub> = 25 °C, DC Measuren | nent, $R_T = 50 \Omega$ to GND | -150 | 0.5 | 150 | mV | | V <sub>CROSS</sub> | Absolute Crossing<br>Voltage<br>(4) (15) | $R_L = 50 \Omega$ to GND, $C_L \le 5$ | pF | 160 | 350 | 460 | mV | | $\Delta V_{CROSS}$ | Total Variation of V <sub>CROSS</sub> | | 30113 3.12, 3 <u>1</u> - 3 p. | | | 140 | mV | | t <sub>R</sub> | Output Rise Time 20% to 80% <sup>(6)(15)</sup> | | 250 MHz, Uniform transmission line up to 10 inches with 50-Ω characteristic impedance, $R_{L}$ = 50 $\Omega$ to GND, $C_{L}$ ≤ 5 pF | | 300 | 500 | ps | | t <sub>F</sub> | Output Fall Time 80% to 20% <sup>(6)(15)</sup> | | | | 300 | 500 | ps | <sup>(15)</sup> AC timing parameters for HCSL or CMOS are dependent on output capacitive loading. Unless otherwise specified: VDD = $3.3 \text{ V} \pm 5\%$ , VDDO = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at VDD = 3.3 V, VDDO = 3.3 V, $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | Parameter | Test Con | ditions | Min | Тур | Max | Unit | |-----------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------|------|-----|--------| | LVCMOS Output ( | (REFOUT) | | | • | | | | | f <sub>CLKout</sub> | Output Frequency<br>Range <sup>(4)</sup> | C <sub>L</sub> ≤ 5 pF | | DC | | 300 | MHz | | Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(10)</sup> | VDDO = 3.3 V, C <sub>L</sub> ≤ 5 pF | 156.25 MHz, Input<br>Slew rate ≥ 3 V/ns | | 61 | | fs | | Noise Floor | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(13)</sup> (14) | VDDO = 3.3 V, C <sub>L</sub> ≤ 5 pF | 156.25 MHz, Input<br>Slew rate ≥ 3 V/ns | | -160 | | dBc/Hz | | DUTY | Duty Cycle <sup>(4)</sup> | 50% input clock duty cycle | | 45% | | 55% | | | V <sub>OH</sub> | Output High Voltage | 1 mA load | | VDDO-<br>0.1 | | | V | | V <sub>OL</sub> | Output Low Voltage | - Till Cloud | T IIIA load | | | 0.1 | V | | | Output High Current | | VDDO = 3.3 V | | 28 | | _ | | Іон | (Source) | | VDDO = 2.5 V | | 20 | | mA | | | Output Low Current | Vo =VDDO / 2 | VDDO = 3.3 V | | 28 | | | | I <sub>OL</sub> | (Sink) | | VDDO = 2.5 V | | 20 | | mA | | t <sub>R</sub> | Output Rise Time 20% to 80% <sup>(6)(15)</sup> | 250 MHz, Uniform transmission line up to 10 inches with 50- $\Omega$ characteristic impedance, R <sub>L</sub> = 50 $\Omega$ to GND, C <sub>L</sub> ≤ 5 pF | | | 225 | 400 | ps | | t <sub>F</sub> | Output Fall Time<br>80% to 20% <sup>(6)(15)</sup> | | | | 225 | 400 | ps | | t <sub>EN</sub> | Output Enable Time (16) | 0 < 5 = 5 | | | | 3 | cycles | | t <sub>DIS</sub> | Output Disable Time(16) | _ C <sub>L</sub> ≥ 5 pr | C <sub>L</sub> ≤ 5 pF | | | 3 | cycles | <sup>(16)</sup> Output Enable Time is the number of input clock cycles it takes for the output to be enabled after OE\_SE is pulled high. Similarly, Output Disable Time is the number of input clock cycles it takes for the output to be disabled after OE\_SE is pulled low. The OE\_SE signal should have an edge transition much faster than that of the input clock period for accurate measurement. Unless otherwise specified: VDD = $3.3 \text{ V} \pm 5\%$ , VDDO = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at VDD = $3.3 \text{ V,VDDO} = 3.3 \text{ V,T}_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | Parameter | Test Conditions | | Min | Тур | Max | Unit | |----------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|------|------| | Propagation Dela | y and Output Skew | | | • | | | | | t <sub>PD_PECL</sub> | Propagation Delay CLKin-to-LVPECL <sup>(6)</sup> | $R_T$ = 160 $\Omega$ to GND, $R_L$ = 100 $\Omega$ differential, $C_L \le 5$ pF | | 180 | 360 | 540 | ps | | t <sub>PD_LVDS</sub> | Propagation Delay<br>CLKin-to-LVDS <sup>(6)</sup> | $R_L$ = 100 Ω differential, $C_L \le 5$ pF | | 200 | 400 | 600 | ps | | t <sub>PD_HCSL</sub> | Propagation Delay CLKin-to-HCSL (6)(15) | $R_T = 50 \Omega$ to GND, $C_L \le 5 pF$ | | 295 | 590 | 885 | ps | | | Propagation Delay | 0 | VDDO = 3.3 V | 900 | 1475 | 2300 | | | t <sub>PD_CMOS</sub> | CLKin-to-LVCMOS <sup>(6)(15)</sup> | C <sub>L</sub> ≤ 5 pF | VDDO = 2.5 V | 1000 | 1550 | 2700 | ps | | t <sub>SK(O)</sub> | Output Skew<br>LVPECL/LVDS/HCSL<br>(4) (15) (17) | Skew specified between any two CLKouts with the same buffer type. Load conditions per output type are the same as propagation delay specifications. | | | 30 | 50 | ps | | t <sub>SK(PP)</sub> | Part-to-Part Output Skew<br>LVPECL/LVDS/HCSL<br>(6) (15) (17) | | | | 80 | 120 | ps | <sup>(17)</sup> Output skew is the propagation delay difference between any two outputs with identical output buffer type and equal loading while operating at the same supply voltage and temperature conditions. ### **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. Offset from Carrier Frequency (Hz) As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment. The additive phase jitter for this device was measured using an EPSON Clock Driver SG3225VEN as an input source and Agilent E5052A phase noise analyzer. ### **Applications Information** ### **Recommendations for Unused Input and Output Pins** ### Inputs: ### CLK/nCLK Inputs For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, $1k\Omega$ resistors can be tied from CLK to ground and nCLK to $V_{DD}$ . ### **Crystal Inputs** For applications not requiring the use of the crystal oscillator input, both XTAL\_I and XTAL\_O can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from XTAL\_I to ground. #### **LVCMOS Control Pins** All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ### **Outputs:** ### **LVCMOS Output (REFOUT)** If LVCMOS output is not used, then disable the output and it can be left floating. #### **LVPECL and HCSL Outputs** Any unused output pairs can be left floating. We recommend that there is no trace attached. #### **LVDS Outputs** Any unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$ across. If they are left floating, we recommend that there is no trace attached. #### **Differential Outputs** If all the outputs of any bank are not used, then disable all outputs to High-Impedance. ### **Crystal Input Interface** The US5D304 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 1* below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. In addition, the recommended 12pF parallel resonant crystal tuning is shown in *Figure 2*. The optimum C1 and C2 values can be slightly adjusted for different board layouts. ### **Power Up Ramp Sequence** This device has multiple supply pins dedicated for different blocks. Output power supplies $V_{DDOx}$ ( $V_{DDOA}$ , $V_{DDOB}$ , VDDOC) must ramp up after, or concurrently with core power supply $V_{DD}$ . All power supplies must ramp up in a linear fashion and monotonically. Both $V_{DDOA}$ and $V_{DDOB}$ power supplies must be powered-up even when only one bank of outputs is in use. Figure 1: Crystal Input Interface Figure 2: Crystal Input Interface ### Overdriving the XTAL Interface The XTAL\_I input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_O pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. Figure 3 shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 4 shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_I input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input. Figure 3: General Diagram for LVCMOS Driver to XTAL Input Interface Figure 4: General Diagram for LVPECL Driver to XTAL Input Interface ### Wiring the Differential Input to Accept Single-Ended Levels Figure 5 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_1 = V_{DD}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set $V_1$ at 1.25V. The values below are for when both the single ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most 50Ω applications, R3 and R4 can be 100Ω. The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{\rm IL}$ cannot be less than -0.3V and $V_{\rm IH}$ cannot be more than $V_{\rm DD}+0.3V$ . Suggest edge rate faster than 1V/ns. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal. Figure 5: Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels ### 3.3V Differential Clock Input Interface The CLK/nCLK accepts LVDS, LVPECL, HCSL and other differential signals. Both differential signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. *Figure 6 to Figure 9* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. 3.3V Z0=50 LVPECL Driver Z0=50 R2 S0 R3 R1 S0 R3 R3 S0 Figure 6: CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 8: CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 7: CLK/nCLK Input Driven by a 3.3V HCSL Driver Figure 9: CLK/nCLK Input Driven by a 3.3V LVDS Driver ### 2.5V Differential Clock Input Interface The CLK /nCLK accepts LVDS, LVPECL, HCSL and other differential signals. Both differential signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. *Figure 10 to Figure 13* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. 2.5V Z0=50 LVPECL Drive R2 50 R3 18 Figure 10: CLK/nCLK Input Driven by a 2.5V LVPECL Driver Figure 11: CLK/nCLK Input Driven by a 2.5V LVPECL Driver Figure 12: CLK/nCLK Input Driven by a 2.5V HCSL Driver Figure 13: CLK/nCLK Input Driven by a 2.5V LVDS Driver ### **LVDS Driver Termination** For a general LVDS interface, the recommended value for the termination impedance $(Z_T)$ is between $90\Omega$ and $132\Omega.$ The actual value should be selected to match the differential impedance $(Z_0)$ of your transmission line. A typical point-to-point LVDS design uses a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. The standard termination schematic as shown in Figure 14 can be used. Figure 15, which can also be used, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. Figure 14: Standard LVDS Termination Figure 15: Optional LVDS Termination ### **Termination for 3.3V LVPECL Outputs** The clock topology shown below is a typical termination for LVPECL outputs. The two different terminations mentioned are recommended only as guidelines. The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be Figure 16: 3.3V LVPECL Output Termination used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figure 17: 3.3V LVPECL Output Termination ### **Termination for 2.5V LVPECL Outputs** Figure 18 and Figure 19 show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{DDO}-2V$ . For $V_{DDO}=2.5V$ , the $V_{DDO}-2V$ is very close to ground Figure 18: 2.5V LVPECL Driver Termination Example Figure 19: 2.5V LVPECL Driver Termination Example level. The R3 in Figure 19 can be eliminated and the termination is shown in Figure 20. Figure 20: 2.5V LVPECL Driver Termination Example ### **Recommended Termination** Figure 21 is the recommended source termination for applications where the driver and receiver will be on a separate PCBs. This termination is the standard for PCI Express™ and HCSL output types. All traces should be $50\Omega$ impedance single-ended or $100\Omega$ differential. Figure 21: Recommended Source Termination (where the driver and receiver will be on separate PCBs) Figure 22 is the recommended termination for applications where a point-to-point connection can be used. A point-to-point connection contains both the driver and the receiver on the same PCB. With a matched termination at the receiver, transmission-line reflections will be minimized. In addition, a series resistor (Rs) at the driver offers flexibility and can help dampen unwanted reflections. The optional resistor can range from $0\Omega$ to $33\Omega.$ All traces should be $50\Omega$ impedance single-ended or $100\Omega$ differential. Figure 22: Recommended Termination (where a point-to-point connection can be used) #### **WQFN EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 23*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead frame Base Package, Amkor Technology. Figure 23: P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) ### LVPECL Power Considerations This section provides information on power dissipation and junction temperature for the US5D304. Equations and example calculations are also provided. #### **LVPECL Power Considerations** #### 1. Power Dissipation. The total power dissipation for the US5D304 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. The Maximum current at 85°C is as follows: $I_{DD\ MAX} = 78mA$ $I_{DDO\ MAX} = 113mA$ - Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \*(I<sub>DD MAX</sub> +I<sub>DDO MAX</sub>)= 3.465V \* 191mA = 662mW - Power (outputs)<sub>MAX</sub> = 32mW /Loaded Output pair If all outputs are loaded, the total output power is 10 \* 32mW = 320mW Max LVPECL Power Dissipation = 662mW + 320mW = 982mW #### **LVCMOS Output Power Dissipation** · Static Power Dissipation: ``` Power (static)_max = VDDOC_max * I_{DDREF_max} = 3.465V * 2mA = 6.93mW (I_{DDREF_max} = 2mA) ``` Dynamic Power Dissipation at 250MHz: Power (Dynamic) $_{\rm max} = C_{\rm PD} * f_{\rm MAX} * N * VDDOC^2 = 5pF * 250MHz * 1 * 3.465^2 =$ **15mW** LVCMOS Power Dissipation = 6.93mW + 15mW = 21.93mW Total Power Dissipation = 982mW + 21.93mW = 1003.9mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 30.5°C/W per Table 23 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 1.0039\text{W} * 30.5^{\circ}\text{C/W} = 115.62^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 23: Thermal Resistance $\theta_{JA}$ for 48-Lead WQFN | $\theta_{JA}$ vs. Air Flow | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.7°C/W | 23.9°C/W | | | | ### 3. Calculations and Equations. The purpose of this section is to calculate the power dissipation for the LVPECL output pairs. LVPECL output driver circuit and termination are shown in Figure 24. Figure 24: LVPECL Driver Circuit and Termination To calculate power dissipation per output pair due to loading, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{DDO} - 2V$ . - For logic high, $V_{OUT} = V_{OH\_MAX} = V_{DDO\_MAX} 0.8V$ $(V_{DDO\_MAX} - V_{OH\_MAX}) = 0.8V$ - For logic low, $V_{OUT} = V_{OL\_MAX} = V_{DDO\_MAX} 1.6V$ $(V_{DDO\_MAX} - V_{OL\_MAX}) = 1.6V$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{DDO\_MAX} - 2V))/R_{L}] * (V_{DDO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{DDO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{DDO\_MAX} - V_{OH\_MAX}) = [(2V - 0.8V)/50\Omega] * 0.8V = 19.20mW$$ $$Pd_{L} = [(V_{OL\_MAX} - (V_{DDO\_MAX} - 2V))/R_{L}] * (V_{DDO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{DDO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{DDO\_MAX} - V_{OL\_MAX}) = [(2V - 1.6V)/50\Omega] * 1.6V = 12.80mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32mW ### LVDS Power Considerations This section provides information on power dissipation and junction temperature for the US5D304. Equations and example calculations are also provided. #### **LVDS Power Considerations** #### 1. Power Dissipation. The total power dissipation for the US5D304 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. The Maximum current at 85°C is as follows: $I_{DD\ MAX} = 92mA$ $I_{DDO\ MAX} = 86mA$ Max LVDS Power Dissipation = $V_{DD\ MAX}$ \* ( $I_{DD\ MAX}$ + $I_{DDO\ MAX}$ ) = 3.465V \* (92mA + 86mA) = **616.77mW** #### **LVCMOS Output Power Dissipation** · Static Power Dissipation: ``` Power (static)_max = VDDOC_max * I_{DDREF_max} = 3.465V * 2mA = 6.93mW (I_{DDREF_max} = 2mA) ``` • Dynamic Power Dissipation at 250MHz: Power (Dynamic)\_max = $$C_{PD} * f_{MAX} * N * VDDOC^2 = 5pF * 250MHz * 1 * 3.465^2 = 15mW$$ LVCMOS Power Dissipation = 6.93mW + 15mW = 21.93mW Total Power Dissipation = 616.77mW + 21.93mW = 638.7mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 30.5°C/W per Table 24. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.6387\text{W} * 30.5^{\circ}\text{C/W} = 104.5^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 24: Thermal Resistance $\theta_{JA}$ for 48-Lead WQFN | $ heta_{JA}$ vs. Air Flow | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.7°C/W | 23.9°C/W | | | | ### **HCSL Power Considerations** This section provides information on power dissipation and junction temperature for the US5D304. Equations and example calculations are also provided. #### **HCSL Power Considerations** #### 1. Power Dissipation. The total power dissipation for the US5D304 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. The Maximum current at 85°C is as follows: $I_{DD\ MAX} = 41mA$ I<sub>DDO MAX</sub> = 89mA (Application Frequency = 250MHz) - Power (core)<sub>MAX</sub> = $V_{DD\_MAX}$ \* ( $I_{DD\_MAX}$ + $I_{DDO\_MAX}$ ) = 3.465V \* (41mA + 89mA) = **450.45mW** - Power (outputs)<sub>MAX</sub> = 44.5mW/Loaded Output pair If all outputs are loaded, the total power is 10 \* 44.5mW = **445mW** Max HCSL Power Dissipation = 450.45mW + 445mW = 895.45mW #### **LVCMOS Output Power Dissipation** · Static Power Dissipation: ``` Power (static)_max = VDDOC_max * I_{DDREF_max} = 3.465V * 2mA = 6.93mW (I_{DDREF_max} = 2mA) ``` Dynamic Power Dissipation at 250MHz: Power (Dynamic)\_max = $$C_{PD} * f_{MAX} * N * VDDOC^2 = 5pF * 250MHz * 1 * 3.465^2 = 15mW$$ LVCMOS Power Dissipation = 6.93mW + 15mW = 21.93mW Total Power Dissipation = 895.45mW + 21.93mW = 917.38mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 30.5°C/W per Table 25. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.91738W \* 30.5°C/W = 113°C. This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 25: Thermal Resistance $\theta_{JA}$ for 48-Lead WQFN | $\theta_{JA}$ vs. Air Flow | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.7°C/W | 23.9°C/W | | | | ### 3. Calculations and Equations. The purpose of this section is to calculate power dissipation on the IC per HCSL output pair. HCSL output driver circuit and termination are shown in Figure 25. Figure 25: HCSL Driver Circuit and Termination HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a $50\Omega$ load to ground. The highest power dissipation occurs when V<sub>DDO-MAX</sub>. Power = $$(V_{DDO\_MAX} - V_{OUT}) * I_{OUT}$$ , since $V_{OUT} - I_{OUT} * R_L$ = $(V_{DDO\_MA} - I_{OUT} * R_L) * I_{OUT}$ = $(3.465V - 17mA * 50\Omega) * 17mA$ Total Power Dissipation per output pair = 44.5mW ### **PACKAGE DIMENSIONS** | Item | | Symbol | Minimum | Normal | Maximum | | |--------------------|-------------------|------------|----------|----------|---------|--| | Dody Sigo | X | D | 5. 0 BSC | | | | | Body Size | Y | Е | 5. 0 BSC | | | | | Exposed Pad Size | X | D2 | 3. 40 | 3.50 | 3.60 | | | Exposed rad Size | Y | E2 | 3. 40 | 3.50 | 3.60 | | | Total Thickness | | A | 0.70 | 0.75 | 0.80 | | | Stand Off | | A1 | 0 | 0.02 | 0.05 | | | Molding Thickness | Molding Thickness | | | 0. 55 | | | | LF Thickness | A3 | 0. 203 REF | | | | | | Lead Width | | b | 0.20 | 0. 25 | 0.30 | | | Lead Length | | L | 0.30 | 0.40 | 0.50 | | | Lead Pitch | | е | | 0.50 BSC | | | | Lead tip to Expose | K | | 0.35 REF | | | | | Package Edge Toler | rance | aaa | | 0.10 | | | | Lead Offset | Lead Offset | | 0.10 | | | | | Molding Flatness | | ссс | 0.10 | | | | | Coplanarity eee | | | 0.08 | | | | | Exposed Pad Offset | 5 | fff | 0.10 | | | | #### Note: - 1. Dimensioning and tolerancing conform to ASME Y14.5-2009. - 2. All dimensions are in millimeters. - 3. N is the total number of terminals. - 4. The location of the marked terminal #1 identifier is within the hatched area. - 5. ND and NE refer to the number of terminals on D and E side respectively. - 6. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.If the terminal has a radius on the other end of it, dimension b should not be measured in that radius area. - 7. Colanarity applies to the terminals and all other bottom surface metallization. ## **Reflow profile** Figure 26: Recommended Temperature (PB-Free) | Reflow Condition | Convection or IR/Convection | |---------------------------------------------|-----------------------------| | Average ramp-up rate (217 °C to Peak) | 3 °C/second max. | | Preheat temperature 175(±25) °C | 60-120 seconds | | Temperature maintained above 217 °C | 60-150 seconds | | Time within 5 °C of actual peak temperature | 30 seconds | | Peak temperature range | 260 +0/-5 °C | | Ramp-down rate | 6 °C/second max. | | Time 25 °C to peak temperature | 8 minutes max. | | Maximum number of reflow cycles | ≦3 | E-mail: sales@ultrasilicon.com.cn 33 / 35 ## **Tape and Reel information** ## Tape: NOTES: 1.Camber not to exceed 1mm in 250mm. - 2.Material: black static-dissipative polystyrene. - 3.10-sprocket hole-pitch cumulative tolerance $\pm 0.2$ - 4.All dimensions are in mm, unless otherwise specified. ### Reel: ## **Revision History** | Date | Description of Change | Revision | |------------|-----------------------|----------| | 2022.05.05 | First Draft. | 1.0 | | 2022.09.02 | Add PCI-E 5.0 | 2.0 |