



# 1A DUAL CHANNEL CURRENT-LIMITED POWER SWITCH WITH OUTPUT DISCHARGE

### **Description**

The DIODES™ AP2162A and DIODES™ AP2172A are dual channel current-limited integrated high-side power switches optimized for Universal Serial Bus (USB) and other hot-swap applications. The family of devices complies with USB standards and available with both polarities of Enable input.

The devices have fast short-circuit response time for improved overall system robustness, and have integrated output discharge function to ensure completely controlled discharging of the output voltage capacitor. They provide a complete protection solution for application subject to heavy capacitive loads and the prospect of short circuit, and offer reverse current blocking, over-current, over-temperature and short-circuit protections, as well as controlled rise time and under-voltage lockout functionality. A 7ms deglitch capability on the open-drain flag output prevents false over-current reporting and does not require any external components.

All devices are available in SO-8, MSOP-8EP and U-DFN3030-8 packages.

### **Features**

- Dual Channel Current-Limited Power Switch with Output Discharge
- Fast Short-Circuit Response Time: 2µs
- 1.4A Accurate Current Limiting
- Reverse Current Blocking
- 85mΩ On-Resistance
- Input Voltage Range: 2.7V to 5.5V
- Built-in Soft-Start with 0.6ms Typical Rise Time
- Short Circuit and Thermal Protection
- Fault Report (FLG) with Blanking Time (7ms Typ)
- ESD Protection: 2kV HBM, 300V MM
- Active High (AP2172A) or Active Low (AP2162A) Enable
- Ambient Temperature Range: -40°C to +85°C
- SO-8, MSOP-8EP and U-DFN3030E-8 (Exposed Pad): Available in "Green" Molding Compound (No Br, Sb)
- UL Recognized, File Number E322375
- IEC60950-1 CB Scheme Certified
- Thermally-Efficient Low Profile Packages
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/

### **Pin Assignments**







## **Applications**

- LCD TVs & monitors
- Set-top boxes, residential gateways
- Laptops, desktops, servers
- Printers, docking stations, HUBs

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.



## **Typical Applications Circuit**

### AP 2172 A Enable Active High



Note: \* USB 2.0 requires  $120\mu F$  per hub

### **Available Options**

| Part Number | Channel | Enable Pin<br>(EN) | Current Limit<br>(Typ) | Recommended Maximum Continuous Load Current |
|-------------|---------|--------------------|------------------------|---------------------------------------------|
| AP2162A     | 2       | Active Low         | 1.4A                   | 1.0A                                        |
| AP2172A     | 2       | Active High        | 1.4A                   | 1.0A                                        |

## **Pin Descriptions**

|             | Pin N | umber                   |                                                                                                                                                         |
|-------------|-------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name    | SO-8  | MSOP-8EP<br>U-DFN3030-8 | Function                                                                                                                                                |
| GND         | 1     | 1                       | Ground                                                                                                                                                  |
| IN          | 2     | 2                       | Voltage input pin                                                                                                                                       |
| EN1         | 3     | 3                       | Switch 1 enable input, active low (AP2162A) or active high (AP2172A)                                                                                    |
| EN2         | 4     | 4                       | Switch 2 enable input, active low (AP2162A) or active high (AP2172A)                                                                                    |
| FLG2        | 5     | 5                       | Switch 2 over-current and over-temperature fault report; open-drain flag is active low when triggered                                                   |
| OUT2        | 6     | 6                       | Switch 2 voltage output pin                                                                                                                             |
| OUT1        | 7     | 7                       | Switch 1 voltage output pin                                                                                                                             |
| FLG1        | 8     | 8                       | Switch 1 over-current and over-temperature fault report; open-drain flag is active low when triggered                                                   |
| Exposed Pad | _     | Exposed Pad             | Exposed Pad: It should be connected to GND and thermal mass for enhanced thermal impedance. It should not be used as electrical ground conduction path. |



## **Functional Block Diagram**



## Absolute Maximum Ratings (@TA = +25°C, unless otherwise specified.)

| Symbol                             | Parameter                          | Ratings              | Unit |
|------------------------------------|------------------------------------|----------------------|------|
| ESD HBM                            | Human Body Model ESD Protection    | 2                    | kV   |
| ESD MM                             | Machine Model ESD Protection       | 300                  | V    |
| VIN                                | Input Voltage                      | 6.5                  | V    |
| Vout                               | Output Voltage                     | V <sub>IN</sub> +0.3 | V    |
| V <sub>EN</sub> , V <sub>FLG</sub> | Enable Voltage                     | 6.5                  | V    |
| ILOAD                              | Maximum Continuous Load Current    | Internal Limited     | Α    |
| T <sub>J</sub> (MAX)               | Maximum Junction Temperature       | +150                 | င့   |
| T <sub>ST</sub>                    | Storage Temperature Range (Note 4) | -65 to +150          | °C   |

Note: 4. UL recognized rating from -30°C to +70°C (Diodes Incorporated qualified  $T_{ST}$  from -65°C to +150°C).

## Recommended Operating Conditions (@TA = +25°C, unless otherwise specified.)

| Symbol | Parameter                            | Min | Max | Unit |
|--------|--------------------------------------|-----|-----|------|
| Vin    | Input Voltage                        | 2.7 | 5.5 | V    |
| Іоит   | Output Current                       | 0   | 1.0 | Α    |
| ViH    | High-Level Input Voltage on EN or EN | 2   | Vin | V    |
| VIL    | Low-Level Input Voltage on EN or EN  | 0   | 0.8 | V    |
| TA     | Operating Ambient Temperature Range  | -40 | +85 | °C   |



### Electrical Characteristics (@TA = +25°C, VIN = +5.0V, unless otherwise specified.)

| Symbol                | Parameter                                                                                                                                          | Test Conditions                                                                           | (Note 5)                       | Min | Тур  | Max | Unit  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------|-----|------|-----|-------|
| Vuvlo                 | Input UVLO                                                                                                                                         |                                                                                           |                                | 1.6 | 2.0  | 2.4 | V     |
| I <sub>SHDN</sub>     | Input Shutdown Current                                                                                                                             | Disabled, I <sub>OUT</sub> = 0                                                            |                                | _   | 0.1  | 1   | μΑ    |
| Iq                    | Input Quiescent Current, Dual                                                                                                                      | Enabled, Iout = 0                                                                         |                                | _   | 115  | 180 | μΑ    |
| ILEAK                 | Input Leakage Current                                                                                                                              | Disabled, OUT grounded                                                                    |                                | _   | _    | 1   | μΑ    |
| I <sub>REV</sub>      | Reverse Leakage Current                                                                                                                            | Disabled, V <sub>IN</sub> = 0V, V <sub>OUT</sub> = 5V, I <sub>F</sub>                     | REV at VIN                     | _   | 0.01 | 0.1 | μΑ    |
|                       |                                                                                                                                                    | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 1A                                               | SO-8                           | _   | 90   | 110 |       |
|                       |                                                                                                                                                    | TA = +25°C                                                                                | MSOP-8EP<br>U-DFN3030-8        | _   | 85   | 105 |       |
| RDS(ON)               | Switch On-Resistance                                                                                                                               | $V_{IN} = 5V$ , $I_{OUT} = 1A$ , $-40$ °C $\leq T_A \leq$                                 | +85°C                          | _   | _    | 135 | mΩ    |
| NDS(ON)               | Switch On-Itesistance                                                                                                                              | V <sub>IN</sub> = 3.3V, I <sub>OUT</sub> = 1A                                             | SO-8                           | _   | 110  | 130 | 11152 |
|                       |                                                                                                                                                    | $T_A = +25$ °C                                                                            | MSOP-8EP<br>U-DFN3030-8        | _   | 105  | 125 |       |
|                       |                                                                                                                                                    | $V_{IN} = 3.3V$ , $I_{OUT} = 1A$ , $-40^{\circ}C \le T_{A}$                               |                                | _   | _    | 170 |       |
| ILIMIT                | Over-Load Current Limit                                                                                                                            | $V_{IN} = 5V$ , $V_{OUT} = 4V$ , $C_L = 10\mu F$                                          | -40°C ≤ T <sub>A</sub> ≤ +85°C | 1.1 | 1.4  | 1.7 | Α     |
| I <sub>LIMIT_</sub> G | Ganged Over-Load Current Limit                                                                                                                     | $V_{IN} = 5V$ , $V_{OUT} = 4.8V$ , OUT1 & OUT2 tied together, $C_L = 10\mu F$             | -40°C ≤ T <sub>A</sub> ≤ +85°C | 2.2 | 2.8  | 3.4 | Α     |
| I <sub>Trig</sub>     | Current Limiting Trigger Threshold                                                                                                                 | Output Current Slew Rate (< 100                                                           |                                |     | 1.8  |     | Α     |
| I <sub>Trig_</sub> G  | Ganged Current Limiting Trigger Threshold                                                                                                          | OUT1 & OUT2 tied together, Output Current Slew Rate (< 100A/s), C <sub>L</sub> = 10µF     |                                |     | 3.6  | I   | А     |
| los                   | Short-Circuit Current per Channel                                                                                                                  | OUTx connected to ground, device enabled into short circuit, C <sub>L</sub> = 10µF        |                                | _   | 1.4  | _   | А     |
| los_g                 | Ganged Short-Circuit Current                                                                                                                       | OUT1 & OUT2 connected to ground, device enabled into short-circuit, C <sub>L</sub> = 10µF |                                | 2.2 | 2.8  | 3.4 | Α     |
| tshort                | Short-Circuit Response Time                                                                                                                        | VOUT = 0V to IOUT = ILIMIT (output                                                        | shorted to ground)             | _   | 2    | l   | μs    |
| VIL                   | EN Input Logic Low Voltage                                                                                                                         | V <sub>IN</sub> = 2.7V to 5.5V                                                            |                                | _   | _    | 0.8 | V     |
| V <sub>IH</sub>       | EN Input Logic High Voltage                                                                                                                        | $V_{IN} = 2.7V \text{ to } 5.5V$                                                          |                                | 2   | _    | _   | V     |
| Isink                 | EN Input Leakage                                                                                                                                   | V <sub>EN</sub> = 0V to 5.5V                                                              |                                | _   | _    | 1   | μΑ    |
| ILEAK-O               | Output Leakage Current                                                                                                                             | Disabled, Vout = 0V                                                                       |                                | _   | 0.5  | 1   | μΑ    |
| t <sub>R</sub>        | Output Turn-On Rise Time                                                                                                                           | $C_L = 1\mu F$ , $R_{LOAD} = 5\Omega$                                                     |                                | _   | 0.6  | 1.5 | ms    |
| tF                    | Output Turn-Off Fall Time                                                                                                                          | $C_L = 1\mu F$ , $R_{LOAD} = 5\Omega$                                                     |                                | _   | 0.05 | 0.3 | ms    |
| t <sub>D</sub> (ON)   | Output Turn-On Delay Time                                                                                                                          | $C_L = 100 \mu F$ , $R_{LOAD} = 5\Omega$                                                  |                                | _   | 0.2  | 0.5 | ms    |
| tD(OFF)               | Output Turn-Off Delay Time                                                                                                                         | $C_L = 100 \mu F$ , $R_{LOAD} = 5\Omega$                                                  |                                | _   | 0.1  | 0.3 | ms    |
| R <sub>FLG</sub>      | FLG Output FET On-Resistance                                                                                                                       | I <sub>FLG</sub> = 10mA                                                                   |                                | _   | 20   | 40  | Ω     |
| Ігон                  | FLG Off Current                                                                                                                                    | VFLG = 5V                                                                                 |                                | _   | 0.01 | 1   | μΑ    |
| tBlank                | FLG Blanking Time                                                                                                                                  | CL = 10µF                                                                                 |                                | 4   | 7    | 15  | ms    |
| R <sub>DIS</sub>      | Discharge Resistance (Note 6)                                                                                                                      | V <sub>IN</sub> = 5V, disabled, I <sub>OUT</sub> = 1mA                                    |                                | _   | 100  | _   | Ω     |
| T <sub>SHDN</sub>     | Thermal Shutdown Threshold                                                                                                                         | Enabled, $R_{LOAD} = 1k\Omega$                                                            |                                | _   | +140 | _   | °C    |
| THYS                  | Thermal Shutdown Hysteresis                                                                                                                        | _                                                                                         |                                | _   | +25  | _   | °C    |
|                       |                                                                                                                                                    | SO-8 (Note 7)                                                                             |                                | _   | 115  | _   |       |
| $\theta_{JA}$         | Thermal Resistance Junction-to-Ambient                                                                                                             | ,                                                                                         |                                | _   | 75   |     | °C/W  |
|                       |                                                                                                                                                    | U-DFN3030-8 (Note 8)                                                                      |                                | _   | 60   |     | 1     |
| NI-t 5                | otes: 5 Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately |                                                                                           |                                |     |      |     |       |

Notes:

<sup>5.</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

6. The discharge function is active when the device is disabled (when enable is de-asserted or during power-up/power-down when V<sub>IN</sub> < V<sub>UVLO</sub>). The discharge function offers a resistive discharge path for the external storage capacitor for limited time.

7. Test condition for SO-8: Device mounted on FR-4 substrate PCB with minimum recommended pad layout.

8. Test condition for MSOP-8EP and U-DFN3030-8: Device mounted on 2" x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.



## **Typical Performance Characteristics**



Figure 1 Voltage Waveforms: AP2162A (left), AP2172A (right)



Figure 2 Response Time to Short Circuit Waveform

### All Enable Plots are for AP2162A Active Low

























5ms/div

5ms/div































### **Application Information**

#### **Power Supply Considerations**

A  $0.1\mu F$  to  $1\mu F$  X7R or X5R ceramic bypass capacitor between IN and GND, close to the device, is recommended. Placing a high-value electrolytic capacitor on the input and output pin(s) is recommended when the output load is heavy. This precaution reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a  $1\mu F$  ceramic capacitor improves the immunity of the device to short-circuit transients.

#### **Over-Current and Short Circuit Protection**

An internal sensing FET is employed to check for over-current conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault stays long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted to GND before the device is enabled or before V<sub>IN</sub> has been applied. The AP2162A/AP2172A senses the short circuit and immediately clamps output current to a certain safe level namely I<sub>LIMIT</sub>.

In the second condition, an output short or an overload occurs while the device is enabled. At the instance the overload occurs, higher inrush current may flow for a very short period of time before the current limit function can react. The input capacitor(s) rapidly discharge through the device, activating current limit circuitry. Protection is achieved by momentarily opening the P-MOS high-side power switch and then gradually turning it on. After the current limit function has tripped (reached the over-current trip threshold), the device switches into current limiting mode and the current is clamped at I<sub>LIMIT</sub>. The threshold for activating current limiting is 1.4A typical per channel.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold (I<sub>TRIG</sub>) is reached or until the thermal limit of the device is exceeded. The AP2162A/AP2172A is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its current limiting mode and is set at I<sub>LIMIT</sub>.

### **FLG Response**

When an over-current or over-temperature shutdown condition is encountered, the FLG open-drain output goes active low after a nominal 7ms deglitch timeout. The FLG output remains low until both over-current and over-temperature conditions are removed. Connecting a heavy capacitive load to the output of the device can cause a momentary over-current condition, which does not trigger the FLG due to the 7ms deglitch timeout. The AP2162A/AP2172A is designed to eliminate false over-current reporting without the need of external components to remove unwanted pulses.

#### **Power Dissipation and Junction Temperature**

The low on-resistance of the internal MOSFET allows the small surface-mount packages to pass large current. Using the maximum operating ambient temperature (T<sub>A</sub>) and R<sub>DS(ON)</sub>, the power dissipation can be calculated by:

 $P_D = R_{DS(ON)} \times I^2$ 

Finally, calculate the junction temperature:

 $T_J = P_D x R_{\theta JA} + T_A$ 

Where:

 $T_A$  = Ambient temperature °C  $R_{\theta JA}$  = Thermal resistance

P<sub>D</sub> = Total power dissipation

#### **Thermal Protection**

Thermal protection prevents the IC from damage when heavy-overload or short-circuit faults are present for extended periods of time. The AP2162A/AP2172A implements a thermal sensing to monitor the operating junction temperature of the power distribution switch. Once the die temperature rises to approximately +140°C due to excessive power dissipation in an over-current or short-circuit condition the internal thermal sense circuitry turns the power switch off, thus preventing the power switch from damage. Hysteresis is built into the thermal sense circuit allowing the device to cool down approximately +25°C before the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed. The FLG open-drain output is asserted when an over-temperature shutdown or over-current occurs with 7ms deglitch.



### **Application Information** (continued)

### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout function (UVLO) keeps the internal power switch from being turned on until the power supply has reached at least 2V, even if the switch is enabled. Whenever the input voltage falls below approximately 2V, the power switch is quickly turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed.

#### **Discharge Function**

The discharge function of the device is active when enable is disabled or de-asserted. The discharge function with the N-MOS power switch implementation is activated and offers a resistive discharge path for the external storage capacitor. This is designed for discharging any residue of the output voltage when either no external output resistance or load resistance is present at the output.

#### Host/Self-Powered HUBs

Hosts and self-powered hubs (SPH) have a local power supply that powers the embedded functions and the downstream ports. This power supply must provide from 5.25V to 4.75V to the board side of the downstream connection under both full-load and no-load conditions. Hosts and SPHs are required to have current-limit protection and must report over-current conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.

### **Generic Hot-Plug Applications**

In many applications it may be necessary to remove modules or pc boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise times and fall times of the AP2162A/AP2172A, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the AP2162A/AP2172A also ensures that the switch is off after the card has been removed, and that the switch is off during the next insertion.

By placing the AP2162A/AP2172A between the VCC input and the rest of the circuitry, the input power reaches these devices first after insertion. The typical rise time of the switch is approximately 1ms, providing a slow voltage ramp at the output of the device. This implementation controls system surge current and provides a hot-plugging mechanism for any device.



## **Ordering Information**



MP: MSOP-8EP 7: Active High FGE: U-DFN3030-8

| Part Number   | Part Number Suffix Package Code Package |              | Packing     |      |                 |
|---------------|-----------------------------------------|--------------|-------------|------|-----------------|
| Part Number   | Part Number Sumx                        | rackage code | Fackage     | Qty. | Carrier         |
| AP21X2ASG-13  | -13                                     | S            | SO-8        | 250  | 13" Tape & Reel |
| AP21X2AMPG-13 | -13                                     | MP           | MSOP-8EP    | 2500 | 13" Tape & Reel |
| AP21X2AFGEG-7 | -7                                      | FGE          | U-DFN3030-8 | 3000 | 7" Tape & Reel  |

## **Marking Information**

#### (1) SO-8



### (2) MSOP-8EP



### (3) U-DFN3030-8



XX $\underline{Y}\underline{W}\underline{X}$  XX: Identification Code  $\overline{Y}$ : Year: 0 to 9 (ex: 2 = 2022)

W : Week : A to Z : week 1 to 26; a to z : week 27 to 52; z represents

week 52 and 53 X: A to Z: Green

| Part Number   | Package     | Identification Code |
|---------------|-------------|---------------------|
| AP2162AFGEG-7 | U-DFN3030-8 | AC                  |
| AP2172AFGEG-7 | U-DFN3030-8 | AD                  |



## **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (1) Package Type: SO-8







| SO-8 |        |         |      |  |  |
|------|--------|---------|------|--|--|
| Dim  | Min    | Max     | Тур  |  |  |
| Α    | 1.40   | 1.50    | 1.45 |  |  |
| A1   | 0.10   | 0.20    | 0.15 |  |  |
| b    | 0.30   | 0.50    | 0.40 |  |  |
| С    | 0.15   | 0.25    | 0.20 |  |  |
| D    | 4.85   | 4.95    | 4.90 |  |  |
| Е    | 5.90   | 6.10    | 6.00 |  |  |
| E1   | 3.80   | 3.90    | 3.85 |  |  |
| E0   | 3.85   | 3.95    | 3.90 |  |  |
| е    |        |         | 1.27 |  |  |
| h    | -      |         | 0.35 |  |  |
| L    | 0.62   | 0.82    | 0.72 |  |  |
| Q    | 0.60   | 0.70    | 0.65 |  |  |
| All  | Dimens | ions in | mm   |  |  |

### (2) Package Type: MSOP-8EP



|           | MSOP-8EP             |      |       |  |  |  |
|-----------|----------------------|------|-------|--|--|--|
| Dim       | Min                  | Max  | Тур   |  |  |  |
| Α         | -                    | 1.10 | -     |  |  |  |
| <b>A1</b> | 0.05                 | 0.15 | 0.10  |  |  |  |
| A2        | 0.75                 | 0.95 | 0.86  |  |  |  |
| A3        | 0.29                 | 0.49 | 0.39  |  |  |  |
| b         | 0.22                 | 0.38 | 0.30  |  |  |  |
| С         | 0.08                 | 0.23 | 0.15  |  |  |  |
| D         | 2.90                 | 3.10 | 3.00  |  |  |  |
| D1        | 1.60                 | 2.00 | 1.80  |  |  |  |
| Е         | 4.70                 | 5.10 | 4.90  |  |  |  |
| E1        | 2.90                 | 3.10 | 3.00  |  |  |  |
| E2        | 1.30                 | 1.70 | 1.50  |  |  |  |
| E3        | 2.85                 | 3.05 | 2.95  |  |  |  |
| е         |                      | -    | 0.65  |  |  |  |
| L         | 0.40                 | 0.80 | 0.60  |  |  |  |
| а         | 0°                   | 8°   | 4°    |  |  |  |
| X         | -                    | -    | 0.750 |  |  |  |
| у         | -                    | -    | 0.750 |  |  |  |
| AII D     | All Dimensions in mm |      |       |  |  |  |



## Package Outline Dimensions (continued)

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (3) Package Type: U-DFN3030-8



| U-DFN3030-8 |        |         |      |  |  |
|-------------|--------|---------|------|--|--|
| Dim         | Min    | Max     | Тур  |  |  |
| Α           | 0.57   | 0.63    | 0.60 |  |  |
| A1          | 0      | 0.05    | 0.02 |  |  |
| A3          | -      | -       | 0.15 |  |  |
| b           | 0.29   | 0.39    | 0.34 |  |  |
| D           | 2.90   | 3.10    | 3.00 |  |  |
| D2          | 2.19   | 2.39    | 2.29 |  |  |
| е           | -      | -       | 0.65 |  |  |
| E           | 2.90   | 3.10    | 3.00 |  |  |
| E2          | 1.64   | 1.84    | 1.74 |  |  |
| L           | 0.30   | 0.60    | 0.45 |  |  |
| All         | Dimens | ions in | mm   |  |  |

## **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (1) Package Type: SO-8



| Dimensions | Value (in mm) |
|------------|---------------|
| С          | 1.27          |
| Х          | 0.802         |
| X1         | 4.612         |
| Y          | 1.505         |
| V1         | 6.50          |



## Suggested Pad Layout (continued)

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (2) Package Type: MSOP-8EP



| Dimensions   | Value   |
|--------------|---------|
| Dilliensions | (in mm) |
| С            | 0.650   |
| G            | 0.450   |
| X            | 0.450   |
| X1           | 2.000   |
| Y            | 1.350   |
| Y1           | 1.700   |
| Y2           | 5.300   |

### (3) Package Type: U-DFN3030-8



| Dimensions | Value   |
|------------|---------|
|            | (in mm) |
| С          | 0.650   |
| Χ          | 0.390   |
| X1         | 2.590   |
| Υ          | 0.650   |
| Y1         | 2.490   |
| V2         | 3 300   |

## **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals
  - SO-8: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 (3)
  - MSOP-8EP: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 (3)
  - U-DFN3030-8: Finish NiPdAu Annealed over Copper Leadframe. Solderable per MIL-STD-202, Method 208 📵
- Weight:
  - SO-8: 0.077 grams (Approximate)
  - MSOP-8EP: 0.026 grams (Approximate)
  - U-DFN3030-8: 0.018 grams (Approximate)



#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<a href="https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/">https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/</a>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com