# **High Current IGBT Gate Drivers**

The NCD5701A, NCD5701B and NCD5701C are high-current, high-performance stand-alone IGBT drivers for high power applications that include solar inverters, motor control and uninterruptible power supplies. The devices offer a cost-effective solution by eliminating external output buffer. Devices protection features include accurate Under-voltage-lockout (UVLO), desaturation protection (DESAT) and Active Low FAULT output. The drivers also feature an accurate 5.0 V output. The drivers are designed to accommodate a wide voltage range of bias supplies including unipolar and NCD5701B even bipolar voltages.

Depending on the pin configuration the devices also include Active Miller Clamp (NCD5701A) and separate high and low (V<sub>OH</sub> and V<sub>OL</sub>) driver outputs for system design convenience (NCD5701C).

All three available pin configuration variants have 8-pin SOIC package.

#### **Features**

- High Current Output (+4/-6 A) at IGBT Miller Plateau voltages
- Low Output Impedance for Enhanced IGBT Driving
- Short Propagation Delay with Accurate Matching
- Direct Interface to Digital Isolator/Opto-coupler/Pulse Transformer for Isolated Drive, Logic Compatibility for Non-isolated Drive
- DESAT Protection with Programmable Delay
- Tight UVLO Thresholds for Bias Flexibility
- Wide Bias Voltage Range
- This Device is Pb-Free, Halogen-Free and RoHS Compliant

#### NCD5701A Features

• Active Miller Clamp to Prevent Spurious Gate Turn-on

#### NCD5701B Features

• Negative Output Voltage for Enhanced IGBT Driving

#### NCD5701C Features

Separate Outputs for V<sub>OL</sub> and V<sub>OH</sub>

# **Typical Applications**

- Solar Inverters
- Motor Control
- Uninterruptible Power Supplies (UPS)
- Rapid Shutdown for Photovoltaic Systems



### ON Semiconductor®

www.onsemi.com





NCD5701 = Specific Device Code

= A, B or C

= Assembly Location Α

L = Wafer Lot Υ = Year

W = Work Week

= Pb-Free Package

#### **PIN CONNECTIONS**





#### ORDERING INFORMATION

See detailed ordering and shipping information on page 9 of this data sheet







Figure 1. Simplified Application Schematics



Figure 2(a). Detailed Block Diagram NCD5701A



Figure 2(b). Simplified Block Diagram NCD5701A



Figure 3(a). Detailed Block Diagram NCD5701B



Figure 3(b). Simplified Block Diagram NCD5701B



Figure 4(a). Detailed Block Diagram NCD5701C



Figure 4(b). Simplified Block Diagram NCD5701C

# **Table 1. PIN FUNCTION DESCRIPTION**

| Pin Name                       | No. | I/O/x | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN                            | 1   | I     | Input signal to control the output. In applications which require galvanic isolation, VIN is generated at the opto output, the pulse transformer secondary or the digital isolator output. There is a signal inversion from VIN to VO (VOH/VOL). VIN is internally clamped to 5.5 V and has a pull–up resistor of 1 M $\Omega$ to ensure that an output is low in the absence of an input signal. A minimum pulse–width is required at VIN before VO (VOH/VOL) is activated. |
| VREF                           | 2   | 0     | 5 V Reference generated within the driver is brought out to this pin for external bypassing and for powering low bias circuits (such as digital isolators).                                                                                                                                                                                                                                                                                                                  |
| FLT                            | 3   | 0     | Fault output (active low) that allows communication to the main controller that the driver has encountered a fault condition and has deactivated the output. Capable of driving optos or digital isolators when isolation is required. (Truth Table is provided in the datasheet to indicate conditions under which this signal is asserted.)                                                                                                                                |
| DESAT                          | 4   | I     | Input for detecting the desaturation of IGBT due to a fault condition. A capacitor connected to this pin allows a programmable blanking delay every ON cycle before DESAT fault is processed, thus preventing false triggering.                                                                                                                                                                                                                                              |
| VCC                            | 5   | x     | Positive bias supply for the driver. The operating range for this pin is from UVLO to the maximum. A good quality bypassing capacitor is required from this pin to GND and should be placed close to the pins for best results.                                                                                                                                                                                                                                              |
| VO<br>(NCD5701A,<br>NCD5701B)  | 6   | 0     | Driver output that provides the appropriate drive voltage, source and sink current to the IGBT gate. VO is actively pulled low during start-up and under Fault conditions.                                                                                                                                                                                                                                                                                                   |
| VOH<br>(NCD5701C)              | 6   | 0     | Driver high output that provides the appropriate drive voltage and source current to the IGBT gate.                                                                                                                                                                                                                                                                                                                                                                          |
| VOL<br>(NCD5701C)              | 7   | 0     | Driver low output that provides the appropriate drive voltage and sink current to the IGBT gate. VOL is actively pulled low during start-up and under Fault conditions.                                                                                                                                                                                                                                                                                                      |
| GND<br>(NCD5701A,<br>NCD5701B) | 7   | х     | This pin should connect to the IGBT Emitter with a short trace. All power pin bypass capacitors should be referenced to this pin and kept at a short distance from the pin.                                                                                                                                                                                                                                                                                                  |
| GND<br>(NCD5701C)              | 8   | х     | This pin should connect to the IGBT Emitter with a short trace. All power pin bypass capacitors should be referenced to this pin and kept at a short distance from the pin.                                                                                                                                                                                                                                                                                                  |
| VEE<br>(NCD5701B)              | 8   | х     | A negative voltage with respect to GND can be applied to this pin and that will allow VO to go to a negative voltage during OFF state. A good quality bypassing capacitor is needed from VEE to GND. If a negative voltage is not applied or available, this pin must be connected to GND.                                                                                                                                                                                   |
| CLAMP<br>(NCD5701A)            | 8   | I/O   | Provides clamping for the IGBT gate during the off period to protect it from parasitic turn-on. To be tied directly to IGBT gate with minimum trace length for best results.                                                                                                                                                                                                                                                                                                 |

Table 2. ABSOLUTE MAXIMUM RATINGS (Note 1)

| Parameter                                                                         | Symbol                                                | Minimum               | Maximum               | Unit     |
|-----------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|-----------------------|----------|
| Differential Power Supply                                                         | V <sub>CC</sub> -V <sub>EE</sub> (V <sub>max</sub> )  | 0                     | 36                    | V        |
| Positive Power Supply                                                             | V <sub>CC</sub> -GND                                  | -0.3                  | 22                    | V        |
| Negative Power Supply                                                             | V <sub>EE</sub> -GND                                  | -18                   | 0.3                   | V        |
| Gate Output High                                                                  | (V <sub>O</sub> , V <sub>OH</sub> )–GND               |                       | V <sub>CC</sub> + 0.3 | V        |
| Gate Output Low                                                                   | (V <sub>O</sub> , V <sub>OL</sub> )–GND               | V <sub>EE</sub> – 0.3 |                       | V        |
| Input Voltage                                                                     | V <sub>IN</sub> -GND                                  | -0.3                  | 5.5                   | V        |
| DESAT Voltage                                                                     | V <sub>DESAT</sub> -GND                               | -0.3                  | V <sub>CC</sub> + 0.3 | V        |
| FLT current Sink Source Power Dissipation                                         | I <sub>FLT</sub> -SINK<br>I <sub>FLT</sub> -SRC<br>PD |                       | 20<br>25<br>700       | mA<br>mW |
| SO-8 package  Maximum Junction Temperature                                        | T <sub>J(max)</sub>                                   |                       | 150                   | °C       |
| Storage Temperature Range                                                         | TSTG                                                  |                       | -65 to 150            | °C       |
| ESD Capability, Human Body Model (Note 2)                                         | ESDHBM                                                |                       | 4                     | kV       |
| ESD Capability, Machine Model (Note 2)                                            | ESDMM                                                 |                       | 200                   | V        |
| Moisture Sensitivity Level                                                        | MSL                                                   |                       | 1                     | -        |
| Lead Temperature Soldering<br>Reflow (SMD Styles Only), Pb–Free Versions (Note 3) | T <sub>SLD</sub>                                      |                       | 260                   | °C       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- 2. This device series incorporates ESD protection and is tested by the following methods:
  - ESD Human Body Model tested per AEC-Q100-002 (EIA/JÉSD22-A114)
  - ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)
  - Latchup Current Maximum Rating: ≤100 mA per JEDEC standard: JÉSD78, 25°C
- 3. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **Table 3. THERMAL CHARACTERISTICS**

| Parameter                                    | Symbol        | Value | Unit |
|----------------------------------------------|---------------|-------|------|
| Thermal Characteristics, SOIC-8 (Note 4)     |               |       | °C/W |
| Thermal Resistance, Junction-to-Air (Note 5) | $R_{	hetaJA}$ | 176   |      |

- 4. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- 5. Values based on copper area of 100 mm2 (or 0.16 in2) of 1 oz copper thickness and FR4 PCB substrate.

#### Table 4. OPERATING RANGES (Note 6)

| Parameter                 | Symbol                                               | Min  | Max | Unit |
|---------------------------|------------------------------------------------------|------|-----|------|
| Differential Power Supply | V <sub>CC</sub> -V <sub>EE</sub> (V <sub>max</sub> ) |      | 30  | V    |
| Positive Power Supply     | V <sub>CC</sub>                                      | UVLO | 20  | V    |
| Negative Power Supply     | V <sub>EE</sub>                                      | -15  | 0   | V    |
| Input Voltage             | V <sub>IN</sub>                                      | 0    | 5   | V    |
| Input pulse width         | t <sub>on</sub>                                      | 40   |     | ns   |
| Ambient Temperature       | T <sub>A</sub>                                       | -40  | 125 | °C   |

<sup>6.</sup> Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

| Parameter                                                                                           | Test Conditions                                                                                                                                                                      | Symbol                                                         | Min                  | Тур                  | Max               | Unit |
|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------|----------------------|-------------------|------|
| LOGIC INPUT and OUTPUT                                                                              |                                                                                                                                                                                      |                                                                |                      |                      |                   |      |
| Input Threshold Voltages High-state (Logic 1) Required Low-state (Logic 0) Required No state change | Pulse–Width = 150 ns, V <sub>EN</sub> = 5 V<br>Voltage applied to get output to go low<br>Voltage applied to get output to go high<br>Voltage applied without change in output state | V <sub>IN-H1</sub><br>V <sub>IN-L1</sub><br>V <sub>IN-NC</sub> | 4.3<br>1.2           |                      | 0.75<br>3.7       | V    |
| Input Internal Pull–Up<br>Resistance to VREF                                                        |                                                                                                                                                                                      | R <sub>IN-H</sub>                                              |                      | 1                    |                   | МΩ   |
| Input Current<br>High-state<br>Low-state                                                            | V <sub>IN-H</sub> = 4.5 V<br>V <sub>IN-L</sub> = 0.5 V                                                                                                                               | I <sub>IN-H</sub><br>I <sub>IN-L</sub>                         |                      |                      | 1<br>10           | μΑ   |
| Input Pulse–Width No Response at the Output Guaranteed Response at the Output                       | Voltage thresholds consistent with input specs                                                                                                                                       | <sup>t</sup> on–min1<br><sup>t</sup> on–min2                   | 30                   |                      | 10                | ns   |
| FLT Threshold Voltage<br>Low State<br>High State                                                    | (I <sub>FLT</sub> -SINK = 15 mA)<br>(I <sub>FLT</sub> -SRC = 20 mA)                                                                                                                  | V <sub>FLT</sub> _L<br>V <sub>FLT</sub> _H                     | 12                   | 0.5<br>13.9          | 1.0               | V    |
| DRIVE OUTPUT                                                                                        |                                                                                                                                                                                      |                                                                |                      |                      |                   |      |
| Output Low State                                                                                    | $I_{sink}$ = 200 mA, $T_A$ = 25°C<br>$I_{sink}$ = 200 mA, $T_A$ = -40°C to 125°C<br>$I_{sink}$ = 1.0 A, $T_A$ = 25°C                                                                 | V <sub>OL1</sub><br>V <sub>OL2</sub><br>V <sub>OL3</sub>       |                      | 0.1<br>0.2<br>0.8    | 0.2<br>0.5<br>1.2 | V    |
| Output High State                                                                                   | I <sub>src</sub> = 200 mA, T <sub>A</sub> = 25°C<br>I <sub>src</sub> = 200 mA, T <sub>A</sub> = -40°C to 125°C<br>I <sub>src</sub> = 1.0 A, T <sub>A</sub> = 25°C                    | V <sub>OH1</sub><br>V <sub>OH2</sub><br>V <sub>OH3</sub>       | 14.5<br>14.2<br>13.8 | 14.8<br>14.7<br>14.1 |                   | V    |
| Peak Driver Current, Sink (Note 7)                                                                  | $R_G = 0.1 \Omega$ , $V_{CC} = 15 V$ , $V_{EE} = -8 V$<br>$V_O = 13 V$<br>$V_O = 9 V$ (near Miller Plateau)                                                                          | l <sub>PK-snk1</sub><br>l <sub>PK-snk2</sub>                   |                      | 6.8<br>6.1           |                   | A    |
| Peak Driver Current, Source<br>(Note 7)                                                             | $R_G = 0.1 \Omega$ , $V_{CC} = 15 V$ , $V_{EE} = -8 V$<br>$V_O = -5 V$<br>$V_O = 9 V$ (near Miller Plateau)                                                                          | I <sub>PK-src1</sub><br>I <sub>PK-src2</sub>                   |                      | 7.8<br>4.0           |                   | A    |
| DYNAMIC CHARACTERISTICS                                                                             |                                                                                                                                                                                      |                                                                |                      |                      |                   |      |
| Turn-on Delay<br>(see timing diagram)                                                               | Negative input pulse width = 10 μs                                                                                                                                                   | t <sub>pd-on</sub>                                             | 45                   | 56                   | 75                | ns   |
| Turn-off Delay<br>(see timing diagram)                                                              | Positive input pulse width = 10 μs                                                                                                                                                   | t <sub>pd-off</sub>                                            | 45                   | 63                   | 75                | ns   |
| Propagation Delay Distortion (=t <sub>pd-on</sub> - t <sub>pd-off</sub> )                           | For input or output pulse width > 150 ns, $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C$ to 125°C                                                                                          | t <sub>distort1</sub><br>t <sub>distort2</sub>                 | –15<br>–25           | -7                   | 5<br>25           | ns   |
| Prop Delay Distortion between Parts (Note 7)                                                        |                                                                                                                                                                                      | t <sub>distort -tot</sub>                                      | -30                  | 0                    | 30                | ns   |
| Rise Time (Note 7)<br>(see timing diagram)                                                          | C <sub>load</sub> = 1.0 nF                                                                                                                                                           | t <sub>rise</sub>                                              |                      | 9.2                  |                   | ns   |
| Fall Time (Note 7) (see timing diagram)                                                             | C <sub>load</sub> = 1.0 nF                                                                                                                                                           | t <sub>fall</sub>                                              |                      | 7.9                  |                   | ns   |
| Delay from FLT under UVLO/<br>TSD to VO/VOL                                                         |                                                                                                                                                                                      | t <sub>d1</sub> –OUT                                           | 10                   | 12                   | 15                | μS   |

<sup>7.</sup> Values based on design and/or characterization.

| Parameter                                          | Test Conditions                                                                  | Symbol                    | Min  | Тур   | Max        | Unit |
|----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------|------|-------|------------|------|
| DYNAMIC CHARACTERISTICS                            |                                                                                  |                           |      | •     |            | •    |
| Delay from DESAT to VO/VOL (Note 7)                |                                                                                  | t <sub>d2-</sub> OUT      |      | 220   |            | ns   |
| Delay from UVLO/TSD to FLT (Note 7)                |                                                                                  | t <sub>d3-FLT</sub>       |      | 7.3   |            | μS   |
| MILLER CLAMP (NCD5701A ON                          | NLY)                                                                             |                           |      |       |            |      |
| Clamp Voltage                                      | $I_{sink}$ = 500 mA, $T_A$ = 25°C<br>$I_{sink}$ = 500 mA, $T_A$ = -40°C to 125°C | V <sub>clamp</sub>        |      | 1.2   | 1.4<br>2.2 | V    |
| Clamp Activation Threshold                         |                                                                                  | V <sub>MC-THR</sub>       | 1.8  | 2.0   | 2.2        | V    |
| DESAT PROTECTION                                   |                                                                                  |                           |      |       |            |      |
| DESAT Threshold Voltage                            |                                                                                  | V <sub>DESAT-THR</sub>    | 6.0  | 6.35  | 7.0        | V    |
| Blanking Charge Current                            |                                                                                  | I <sub>DESAT-CHG</sub>    | 0.20 | 0.24  | 0.28       | mA   |
| Blanking Discharge Current                         |                                                                                  | I <sub>DESAT-DIS</sub>    |      | 30    |            | mA   |
| UVLO                                               |                                                                                  |                           |      |       |            |      |
| UVLO Startup Voltage                               |                                                                                  | V <sub>UVLO</sub> OUTON   | 13.2 | 13.5  | 13.8       | V    |
| UVLO Disable Voltage                               |                                                                                  | V <sub>UVLO-OUT-OFF</sub> | 12.2 | 12.5  | 12.8       | V    |
| UVLO Hysteresis                                    |                                                                                  | V <sub>UVLO-HYST</sub>    |      | 1.0   |            | V    |
| VREF                                               |                                                                                  |                           |      |       |            |      |
| Voltage Reference                                  | I <sub>REF</sub> = 10 mA                                                         | $V_{REF}$                 | 4.85 | 5.00  | 5.15       | V    |
| Reference Output Current (Note 7)                  |                                                                                  | I <sub>REF</sub>          |      |       | 20         | mA   |
| Recommended Capacitance                            |                                                                                  | C <sub>VREF</sub>         | 100  |       |            | nF   |
| SUPPLY CURRENT                                     |                                                                                  |                           |      |       |            |      |
| Current Drawn from V <sub>CC</sub>                 | V <sub>CC</sub> = 15 V<br>Standby (No load on output, FLT, VREF)                 | I <sub>CC-SB</sub>        |      | 0.9   | 1.5        | mA   |
| Current Drawn from V <sub>EE</sub> (NCD5701B ONLY) | V <sub>EE</sub> = -10 V<br>Standby (No load on output, FLT, VREF)                | I <sub>EE-SB</sub>        | -0.2 | -0.14 |            | mA   |
| THERMAL SHUTDOWN                                   |                                                                                  |                           |      |       |            |      |
| Thermal Shutdown Temperature (Note 7)              |                                                                                  | T <sub>SD</sub>           |      | 188   |            | °C   |
| Thermal Shutdown Hysteresis (Note 7)               |                                                                                  | T <sub>SH</sub>           |      | 33    |            | °C   |

<sup>7.</sup> Values based on design and/or characterization.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCD5701ADR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| NCD5701BDR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| NCD5701CDR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### TYPICAL CHARACTERISTICS



Figure 5. Propagation Delay vs. Temperature



Figure 6. Fault to Output Low Delay



Figure 8. Output Source Current vs. Output Voltage

Figure 9. Output Sink Current vs. Output Voltage

120

#### **TYPICAL CHARACTERISTICS**



5.05 5.04 5.03 5.02  $V_{REF} @ I_{REF} = 0 mA$ 5.01 5.00 4.99 4.99 4.98  $V_{REF} @ I_{REF} = 10 \text{ mA}$ 4.97 4.96 4.95 -20 20 40 60 -40 0 80 100 120 TEMPERATURE (°C)

Figure 10. V<sub>REF</sub> Voltage vs. Current

Figure 11. V<sub>REF</sub> Voltage vs. Temperature





Figure 12. DESAT Charge Current vs. Temperature

Figure 13. DESAT Threshold Voltage vs. Temperature





Figure 14. UVLO Threshold Voltages

Figure 15.  $V_O$  vs.  $V_{IN}$  at 25°C ( $V_{CC}$  = 15 V,  $V_{EE}$  = 0 V)

# **TYPICAL CHARACTERISTICS**



Figure 16. Fault Output, Sourcing 20 mA



Figure 17. Fault Output, Sinking 15 mA



Figure 18. V<sub>CLAMP</sub> at 0.5 A (NCD5701A Only)



Figure 19. Supply Current vs. Switching Frequency ( $V_{CC} = 15 \text{ V}, V_{EE} = -10 \text{ V}, 25^{\circ}\text{C}$ )

#### **Applications and Operating Information**

This section lists the details about key features and operating guidelines for the NCD5701.

### **High Drive Current Capability**

The NCD5701 driver family is equipped with many features which facilitate a superior performance IGBT driving circuit. Foremost amongst these features is the high drive current capability. The drive current of an IGBT driver is a function of the differential voltage on the output pin (V<sub>CC</sub>-VOH/VO for source current, VOL/VO-V<sub>EE</sub> for sink current) as shown in Figure 20. Figure 20 also indicates that for a given VOH/VOL value, the drive current can be increased by using higher V<sub>CC</sub>/V<sub>EE</sub> power supply). The drive current tends to drop off as the output voltage goes up (for turn-on event) or goes down (for turn-off event). As explained in many IGBT application notes, the most critical phase of IGBT switching event is the Miller plateau region where the gate voltage remains constant at a voltage (typically in 9-11 V range depending on IGBT design and the collector current), but the gate drive current is used to charge/discharge the Miller capacitance (C<sub>GC</sub>). By providing a high drive current in this region, a gate driver can significantly reduce the duration of the phase and help reducing the switching losses. The NCD5701 addresses this requirement by providing and specifying a high drive current in the Miller plateau region. Most other gate driver ICs merely specify peak current at the start of switching – which may be a high number, but not very relevant to the application requirement. It must be remembered that other considerations such as EMI, diode reverse recovery performance, etc., may lead to a system level decision to trade off the faster switching speed against low EMI and reverse recovery. However, the use of NCD5701 does not preclude this trade–off as the user can always tune the drive current by employing external series gate resistor. Important thing to remember is that by providing a high internal drive current capability, the NCD5701 facilitates a wide range of gate resistors. Another value of the high current at the Miller plateau is that the initial switching transition phase is shorter and more controlled. Finally, the high gate driver current (which is facilitated by low impedance internal FETs), ensures that even at high switching frequencies, the power dissipation from the drive circuit is primarily in the external series resistor and more easily manageable. Experimental results have shown that the high current drive results in reduced turn-on energy (EON) for the IGBT switching.



Figure 20. Output Current vs. Output Voltage Drop

When driving larger IGBTs for higher current applications, the drive current requirement is higher, hence lower  $R_G$  is used. Larger IGBTs typically have high input capacitance. On the other hand, if the NCD5701 is used to drive smaller IGBT (lower input capacitance), the drive current requirement is lower and a higher  $R_G$  is used. Thus, for most typical applications, the driver load RC time constant remains fairly constant. Caution must be exercised when using the NCD5701 with a very low load RC time constant. Such a load may trigger internal protection circuitry within the driver and disable the device. Figure 21 shows the recommended minimum gate resistance as a function of IGBT gate capacitance and gate drive trace inductance.



Figure 21. Recommended Minimum Gate Resistance as a Function of IGBT Gate Capacitance

#### **Gate Voltage Range**

The negative drive voltage for gate (with respect to GND, or Emitter of the IGBT) is a robust way to ensure that the gate voltage does not rise above the threshold voltage due to the Miller effect. In systems where the negative power supply is available, the VEE option offered by NCD5701B allows not only a robust operation, but also a higher drive current for turn—off transition. Adequate bypassing between VEE pin and GND pin is essential if this option is used.

The  $V_{CC}$  range for the NCD5701 is quite wide and allows the user the flexibility to optimize the performance or use available power supplies for convenience.

### **Under Voltage Lock Out (UVLO)**

This feature ensures reliable switching of the IGBT connected to the driver output. At the start of the driver's operation when  $V_{CC}$  is applied to the driver, the output remains turned—off. This is regardless of the signals on  $V_{IN}$  until the  $V_{CC}$  reaches the UVLO Output Enabled  $(V_{UVLO-OUT-ON})$  level. After the  $V_{CC}$  rises above the  $V_{UVLO-OUT-ON}$  level, the driver is in normal operation. The state of the output is controlled by signal at  $V_{IN}$ .

If the  $V_{CC}$  falls below the UVLO Output Disabled ( $V_{UVLO-OUT-OFF}$ ) level during the normal operation of the driver, the Fault output is activated and the output is shut–down (after a delay) and remains in this state. The driver output does not start to react to the input signal on  $V_{IN}$  until the  $V_{CC}$  rises above the  $V_{UVLO-OUT-ON}$  again. The waveform showing the UVLO behavior of the driver is in Figure 22.

In an IGBT drive circuit, the drive voltage level is important for drive circuit optimization. If V<sub>UVLO-OUT-OFF</sub> is too low, it will lead to IGBT being driven with insufficient gate voltage. A quick review of IGBT characteristics can reveal that driving IGBT with low voltage (in 10–12 V range) can lead to a significant increase in conduction loss. So, it is prudent to guarantee V<sub>UVLO-OUT-OFF</sub> at a reasonable level (above 12 V), so that the IGBT is not forced to operate at a non-optimum gate voltage. On the other hand, having a very high drive voltage ends up increasing switching losses without much corresponding reduction in conduction loss. So, the V<sub>UVLO-OUT-ON</sub> value should not be too high (generally, well below 15 V). These conditions lead to a tight band for UVLO enable and disable voltages, while guaranteeing a minimum hysteresis between the two values to prevent hiccup mode operation. The NCD5701 meets these tight requirements and ensures smooth IGBT operation. It ensures that a 15 V supply with ±8% tolerance will work without degrading IGBT performance, and guarantees that a fault will be reported and the IGBT will be turned off when the supply voltage drops below 12.2 V.

A UVLO event ( $V_{CC}$  voltage going below  $V_{UVLO-OUT-O\underline{FF}}$ ) also triggers activation of  $\overline{FLT}$  output after a delay of  $t_{d3-FLT}$ . This indicates to the controller that the driver has encountered an issue and corrective action needs to be taken. However, a nominal delay  $t_{d1-OUT}=12~\mu s$  is introduced between the initiation of the  $\overline{FLT}$  output and actual turning off of the output. This delay provides adequate time for the

controller to initiate a more orderly/sequenced shutdown. In case the controller fails to do so, the driver output shutdown ensures IGBT protection after  $t_{d1-OUT}$ .



Figure 22. UVLO Function and Limits

#### **Timing Delays and Impact on System Performance**

The gate driver is ideally required to transmit the input signal pulse to its output without any delay or distortion. In the context of a high-power system where IGBTs are typically used, relatively low switching frequency (in tens of kHz) means that the delay through the driver itself may not be as significant, but the matching of the delay between different drivers in the same system as well as between different edges has significant importance. With reference to Figure 23(a), two input waveforms are shown. They are typical complementary inputs for high-side (HS) and low-side (LS) of a half-bridge switching configuration. The dead-time between the two inputs ensures safe transition between the two switches. However, once these inputs are through the driver, there is potential for the actual gate voltages for HS and LS to be quite different from the intended input waveforms as shown in Figure 23(a). The end result could be a loss of the intended dead-time and/or pulse-width distortion. The pulse-width distortion can create an imbalance that needs to be corrected, while the loss of dead-time can eventually lead to cross-conduction of the switches and additional power losses or damage to the system.

The NCD5701 driver is designed to address these timing challenges by providing a very low pulse—width distortion and excellent delay matching. As an example, the delay matching is guaranteed to  $t_{DISTORT2} = \pm 25$  ns while many of competing driver solutions can be >250 ns.



Figure 23(a). Timing Waveforms (Other Drivers)

#### **Active Miller Clamp Protection**

This feature (offered by NCD5701A) is a cost savvy alternative to a negative gate voltage. The main requirement is to hold the gate of the turned-off (for example low-side) IGBT below the threshold voltage during the turn-on of the opposite-side (in this example high-side) IGBT in the half bridge. The turn-on of the high-side IGBT causes high dv/dt transition on the collector of the turned-off low-side IGBT. This high dv/dt then induces current (Miller current) through the CGC capacitance (Miller capacitance) to the gate capacitance of the low-side IGBT as shown in Figure 24. If the path from gate to GND has critical impedance (caused by R<sub>G</sub>) the Miller current could rise the gate voltage above the threshold level. As a consequence the low-side IGBT could be turned on for a few tens or hundreds of nanoseconds. This causes higher switching losses. One way to avoid this situation is to use negative gate voltage, but this requires second DC source for the negative gate voltage.



Figure 23(b). NCD5701 Timing Waveforms

An alternative way is to provide an additional path from gate to GND with very low impedance. This is exactly what Active Miller Clamp protection does. Additional trace from the gate of the IGBT to the Clamp pin of the gate driver is introduced. After the  $V_O$  output has gone below the Active Miler Clamp threshold  $V_{MC-THR}$  the Clamp pin is shorted to GND and thus prevents the voltage on the gate of the IGBT to rise above the threshold voltage as shown in Figure 25. The Clamp pin is disconnected from GND as soon as the signal to turn on the IGBT arrives to the gate driver input. The fact that the Clamp pin is engaged only after the gate voltage drops below the  $V_{MC-THR}$  threshold ensures that the function of this pin does not interfere with the normal turn–off switching performance that is user controllable by choice of  $R_G$ .



Figure 24. Current Path without Miller Clamp Protection

#### **Desaturation Protection (DESAT)**

This feature monitors the collector—emitter voltage of the IGBT in the turned—on state. When the IGBT is fully turned on, it operates in a saturation region. Its collector—emitter voltage (called saturation voltage) is usually low, well below 3 V for most modern IGBTs. It could indicate an overcurrent or similar stress event on the IGBT if the collector—emitter voltage rises above the saturation voltage, after the IGBT is fully turned on. Therefore the DESAT protection circuit compares the collector—emitter voltage with a voltage level VDESAT—THR to check if the IGBT didn't leave the saturation region. It will activate FLT output and shut down driver output (thus turn—off the IGBT), if the saturation voltage rises above the VDESAT—THR. This protection works on every turn—on phase of the IGBT switching period.

At the beginning of turning—on of the IGBT, the collector—emitter voltage is much higher than the saturation voltage level which is present after the IGBT is fully turned on. It takes almost 1 µs between the start of the IGBT turn—on and the moment when the collector—emitter voltage falls to the saturation level. Therefore the comparison is delayed by a configurable time period (blanking time) to prevent false triggering of DESAT protection before the IGBT collector—emitter voltage falls below the saturation level. Blanking time is set by the value of the capacitor  $C_{BLANK}$ .

The exact principle of operation of DESAT protection is described with reference to Figure 26.

At the turned–off output state of the driver, the DESAT pin is shorted to ground via the discharging transistor ( $Q_{DIS}$ ). Therefore, the inverting input holds the comparator output at low level.



Figure 25. Current Path with Miller Clamp Protection

At the turned—on output state of the driver, the current  $I_{DESAT-CHG}$  from current source starts to flow to the blanking capacitor  $C_{BLANK}$ , connected to DESAT pin. Appropriate value of this capacitor has to be selected to ensure that the DESAT pin voltage does not rise above the threshold level  $V_{DESAT-THR}$  before the IGBT fully turns on. The blanking time is given by following expression. According to this expression, a 47 pF  $C_{BLANK}$  will provide a blanking time of  $(47p *6.5/0.25m =) 1.22 \mu s$ .

$$t_{BLANK} = C_{BLANK} \cdot \frac{V_{DESAT-THR}}{I_{DESAT-CHG}}$$

After the IGBT is fully turned—on, the I<sub>DESAT—CHG</sub> flows through the DESAT pin to the series resistor R<sub>S—DESAT</sub> and through the high voltage diode and then through the collector and IGBT to the emitter. Care must be taken to select the resistor R<sub>S—DESAT</sub> value so that the sum of the saturation voltage, drop on the HV diode and drop on the R<sub>S—DESAT</sub> caused by current I<sub>DESAT—CHG</sub> flowing from DESAT source current is smaller than the DESAT threshold voltage. Following expression can be used:

$$V_{DESAT-THR} >$$
 $R_{S-DESAT} \cdot I_{DESAT-CHG} + V_{F\_HV \, diode} + V_{CESAT\_IGBT}$ 

Important part for DESAT protection to work properly is the high voltage diode. It must be rated for at least same voltage as the low side IGBT. The safety margin is application dependent.

The typical waveforms for IGBT overcurrent condition are outlined in Figure 27.



Figure 26. Desaturation Protection Schematic



Figure 27. Desaturation Protection Waveforms

#### **Input Signal**

The input signal controls the gate driver output. Figure 28 shows the typical connection diagrams for isolated

applications where the input is coming through an opto-coupler or a pulse transformer.



Figure 28. Opto-coupler or Pulse Transformer At Input

The relationship between gate driver input signal from a pulse transformer (Figure 29) or opto–coupler (Figure 30) and the output is defined by many time and voltage values. The time values include output turn–on and turn–off delays ( $t_{pd-on}$  and  $t_{pd-off}$ ), output rise and fall times ( $t_{rise}$  and  $t_{fall}$ ) and minimum input pulse–width ( $t_{on-min}$ ). Note that the

delay times are defined from 50% of input transition to first 10% of the output transition to eliminate the load dependency. The input voltage parameters include input high ( $V_{IN-H1}$ ) and low ( $V_{IN-L1}$ ) thresholds as well as the input range for which no output change is initiated ( $V_{IN-NC}$ ).



Figure 29. Input and Output Signal Parameters for Pulse Transformer



Figure 30. Input and Output Signal Parameters for Opto-coupler

#### **Use of VREF Pin**

The NCD5701 provides an additional 5.0 V output (VREF) that can serve multiple functions. This output is capable of sourcing up to 10 mA current for functions such as opto-coupler interface or external comparator interface. The VREF pin should be bypassed with at least a 100 nF capacitor (higher the better) irrespective of whether it is being utilized for external functionality or not. VREF is

highly stable over temperature and line/load variations (see characteristics curves for details)

### **Fault Output Pin**

This pin provides the feedback to the controller about the driver operation. The situations in which the  $\overline{FLT}$  signal becomes active (low value) are summarized in the Table 6.

| VIN | UVLO     | DESAT | Internal TSD | VOUT | FLT | Notes                                                                                                                                         |
|-----|----------|-------|--------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| L   | Inactive | L     | L            | Н    | Н   | Normal operation – Output High                                                                                                                |
| Н   | Inactive | L     | L            | L    | Н   | Normal operation – Output Low                                                                                                                 |
| Х   | Active   | Х     | L            | L    | L   | UVLO activated – $\overline{\text{FLT}}$ Low ( $t_{d3-\overline{\text{FLT}}}$ ), Output Low ( $t_{d3-\overline{\text{FLT}}}$ + $t_{d1-OUT}$ ) |
| L   | Inactive | Н     | L            | L    | L   | DESAT activated (only when $V_{\text{IN}}$ is low) – Output Low ( $t_{\text{d2\_OUT}}$ ), FLT Low                                             |
| Х   | Inactive | Х     | Н            | L    | L   | Internal Thermal Shutdown – $\overline{FLT}$ Low $(t_{d3-\overline{FLT}})$ , Output Low $(t_{d3-\overline{FLT}} + t_{d1-OUT})$                |

#### **Thermal Shutdown**

The NCD5701 also offers thermal shutdown function that is primarily meant to self–protect the driver in the event that the internal temperature gets excessive. Once the temperature crosses the  $T_{SD}$  threshold, the  $\overline{FLT}$  output is activated after a delay of  $t_{d3-\overline{FLT}}$ . After a delay of  $t_{d1-OUT}$ 

 $(12 \,\mu s)$ , the output is pulled low and many of the internal circuits are turned off. The 12  $\mu s$  delay is meant to allow the controller to perform an orderly shutdown sequence as appropriate. Once the temperature goes below the second threshold, the part becomes active again.





#### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |
| С   | 1.35   | 1.75   | 0.053     | 0.069 |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |
| Н   | 0.10   | 0.25   | 0.004     | 0.010 |
| J   | 0.19   | 0.25   | 0.007     | 0.010 |
| K   | 0.40   | 1.27   | 0.016     | 0.050 |
| М   | 0 °    | 8 °    | 0 °       | 8 °   |
| N   | 0.25   | 0.50   | 0.010     | 0.020 |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |

# **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W

= Pb-Free Package

XXXXXX XXXXXX AYWW AYWW Ŧ  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                           | PAGE 1 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

### SOIC-8 NB CASE 751-07 ISSUE AK

# **DATE 16 FEB 2011**

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1               | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE. #1                                                                                                                             |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                         |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON               | STYLE 16:  PIN 1. EMITTER, DIE #1  2. BASE, DIE #1  3. EMITTER, DIE #2  4. BASE, DIE #2  5. COLLECTOR, DIE #2  7. COLLECTOR, DIE #2  8. COLLECTOR, DIE #1  8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                           |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                              |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW TO GND 2. DASIC OFF 3. DASIC SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                                |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                                 |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Repository.  Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative