# 20A, 27V Intelli-Phase<sup>™</sup> Solution (Integrated HS/LS FETs and Driver) in a 5x5mm QFN The Future of Analog IC Technology ## **DESCRIPTION** The MP86961 is a monolithic Half Bridge with built-in internal power MOSFETs and gate driver. It achieves 20A continuous output current over a wide input supply range. Integrating the Driver and MOSFETs results in high efficiency due to optimal dead time control and parasitic inductance reduction. The MP86961 is a Monolithic IC designed to drive up to 20A per phase. Housed in a very small 5x5mm QFN Packge, this device can be operated from 100kHz to 1MHz. The IC is intended to work with 5V tri-state output controllers. The MP86961 is ideal for notebook applications where efficiency and small size are a premium. #### **FEATURES** - Wide 4.5V to 21V Operating Input Range - 20A Output Current - Simple Logic Interface(5.0V) - Operate from 100kHz to 1MHz - Accepts 3-state PWM Input - Suitable for single-/multi-phase operation - Available in a 5mm x 5mm QFN Package - ROHS6 Compliant ## **APPLICATIONS** - Power modules - Notebook, Core Voltage - Graphic Card Core Regulators All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. This Product is Patent Pending. #### TYPICAL APPLICATION ## 300kHz Efficiency $F_{SW} = 300 \text{kHz}, L = 0.44 \mu\text{H}.$ $DCR = 0.32m\Omega$ 100 90 85 80 75 70 65 60 V<sub>IN</sub>=12V V<sub>OUT</sub>=1.2V 55 50 6 8 10 12 14 16 18 20 **OUTPUT CURRENT (A)** ### ORDERING INFORMATION | Part Number* | Package | Top Marking | Free Air Temperature(T <sub>A</sub> ) | |--------------|---------|-------------|---------------------------------------| | MP86961DU | 5x5 QFN | 86961DU | -40°C to +85°C | \* For Tape & Reel, add suffix –Z (e.g. MP86961DU–Z); For RoHS compliant packaging, add suffix –LF (e.g. MP86961DU–LF–Z) ### PACKAGE REFERENCE # **ABSOLUTE MAXIMUM RATINGS** (1) | Supply Voltage V <sub>IN</sub> | 27V | |--------------------------------|---------------------------------------| | V <sub>SW</sub> | 0.3V (-3V for | | <20ns) | to V <sub>IN</sub> + 0.3V (+3V | | for <20ns) | | | | V <sub>SW</sub> + 6V | | | 0.3V to +6V | | Continuous Power Diss | sipation $(T_A = +25^{\circ}C)^{(2)}$ | | | 3.5W | | | 150°C | | Lead Temperature | 260°C | | | 65°C to +150°C | ## | Thermal Resistance (4) | $\theta_{JA}$ | $\theta_{JC}$ | | |------------------------|---------------|---------------|------| | 5x5 QFN | 36 | 8 | °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on approximately 4" square of 4-layer PCB. 2 ## **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $T_A$ = +25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------------------|-----------------------|----------------------------------------------|-----|-----------|-----|----------| | I <sub>CC</sub> Standby | I <sub>CC_Stdby</sub> | V <sub>CC</sub> =5V, PWM=EN=LO | | 230 | 300 | μA | | I <sub>IN</sub> (Shutdown) | I <sub>IN (Off)</sub> | V <sub>CC</sub> = 0V | | 1 | 5 | μA | | I <sub>IN</sub> Standby | I <sub>IN_Stdby</sub> | V <sub>CC</sub> =5V, PWM=EN=LO | | 1 | | μΑ | | Rise Time | | I <sub>OUT</sub> = 20A | | 5 | | ns | | Fall Time | | I <sub>OUT</sub> = 20A | | 3 | | ns | | Minimum On-Time | | | | 55 | | ns | | Dead-Time Rising | | | | 5 | | ns | | Dead-Time Falling | | | | 10 | | ns | | V <sub>CC</sub> Under Voltage Lockout Threshold Rising | | | | 3.7 | 4.2 | V | | V <sub>CC</sub> Under Voltage Lockout Threshold Hysteresis | | | | 470 | | mV | | SYNC Pull-Up Current | I <sub>SYNC</sub> | SYNC=0V | | -14 | | μΑ | | SYNC Logic High Voltage | | | 2 | | | V | | SYNC Logic Low Voltage | | | | | 0.4 | V | | EN Input Low Voltage | | | | | 0.4 | V | | En Input High Voltage | | | 2 | | | V | | Power Good Rds(on) | | EN=0V | | 20 | | Ω | | PWM Input | | | | | | | | Input Current | I <sub>PWM</sub> | V <sub>PWM</sub> =5V<br>V <sub>PWM</sub> =0V | | 90<br>-90 | 0 | μA<br>μA | | PWM Low to Tri-State Rising Threshold | | | | 1.7 | | V | | PWM Tri-State to High Threshold | | | | 3.7 | | V | | PWM High to Tri-State Rising Threshold | | | | 3.4 | | ٧ | | PWM Tri-State to Low Threshold | | | | 1 | | V | | Tri-State Shutdown Holdoff Time | t <sub>TSSHD</sub> | V <sub>CC</sub> =5V,<br>Temperature=25°C | | 80 | | ns | | UG/LG Three-State Propagation Delay | $t_{PTS}$ | | | 20 | | ns | | USW Turn-Off Propagation Delay | t <sub>PDUL</sub> | V <sub>CC</sub> =5V | | 30 | | ns | | LSW Turn-Off Propagation Delay | t <sub>PDLL</sub> | V <sub>CC</sub> =5V | | 10 | | ns | | USW Turn-On Propagation Delay | t <sub>PDUH</sub> | V <sub>CC</sub> =5V | | 20 | | ns | | LSW Turn-On Propagation Delay | t <sub>PDLH</sub> | V <sub>CC</sub> =5V | | 45 | | ns | Figure 1- Timing Diagram # **PIN FUNCTIONS** | Pin # | Name | Description | | |----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | NC | Not Connected. | | | 2 | VCC | Low-Side Driver Bias Supply. Decouple with a 1µF ceramic capacitor. | | | 3 | AGND | Signal Ground. | | | 4 | EN | Active High On/Off Control. Pulling this Pin Low forces the SW pin to be in a high impedance state. | | | 5 | SYNC | Leaving this pin Open enables the Lower Synchronous Switch. Pulling it Low forces the Lower Switch into Diode Emulation mode. | | | 6 | PWM | Pulse Width Modulation Control. Accepts three state input. Force PWM to midstate or open to place SW into high impedance state. | | | 7 | PG | Power Good. Open drain output is low impedance to ground until internal supplies are good. | | | 8 | BST | Bootstrap. This capacitor is needed to drive the power switch's gate above the supply voltage. It is connected between SW and BST pins to form a floating supply across the power switch driver. | | | 9<br>Exposed Pad | IN | Supply Voltage. $C_{\text{IN}}$ is needed to prevent large voltage spikes from appearing at the input. | | | 10–18<br>Exposed Pad | GND | Power Ground. | | | Exposed Pad | SW | Switch Output. These pins are fused together. | | ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 12V$ , $V_{CC} = 5V$ , $V_{OUT} = 1.2V$ , $T_A = +25^{\circ}C$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{\text{IN}}$ = 12V, $V_{\text{CC}}$ = 5V, $V_{\text{OUT}}$ = 1.2V, $T_{\text{A}}$ = +25°C, unless otherwise noted. # **EFFICIENCY MEASUREMENT SETUP** # **BLOCK DIAGRAM** Figure 2—Functional Block Diagram #### **OPERATION** The MP86961 is a 20A Monolithic Half Bridge driver with MOSFETs ideally suited for single-/multi-phase Buck regulators. Once the EN, $V_{\text{IN}}$ , $V_{\text{CC}}$ and $V_{\text{BST}}$ signals are sufficiently high, operation begins. BST voltage has a typical rising UVLO of 2.2V and a falling UVLO of 2.0V. When BST is below the UVLO voltage, the device will be off. MP86961 can work with most PWM controllers. The device accepts PWM signal from 100kHz up to 1MHz. There is an internal resistor divider to put PWM voltage to tri-state region if the PWM pin is open. Internally, SYNC is tied to $V_{\text{CC}}$ through a resistor. By default, the device will operate in synchronous mode. To enter Diode Emulation mode, drive SYNC pin LOW. #### Startup and Shutdown Sequence MP86961 can work with any startup or shutdown sequencing combination of $V_{\text{IN}}$ , $V_{\text{CC}}$ and EN. If PWM signal is present, the MP86961 will start working whenever $V_{\text{IN}}$ , $V_{\text{CC}}$ and EN are ready. On the other hand, if any of these signals is not ready, the MP86961 will stop working. However, it is recommended to turn on and turn off the device through the EN pin. #### **PCB Layout Guideline** PCB layout is very important to achieve stable operation. Please follow these guidelines to achieve optimal performance. - 1) Keep the path of switching current short and minimize the loop area formed by input capacitor. Keep the connection between SW pin and input power ground as short and wide as possible. - 2) Always place some input bypass ceramic capacitors next to the device and on the same layer as the device. Do not put all of the input bypass capacitors on the back side of the device. Use as many vias and input voltage planes as possible to reduce the switching spike. BST capacitor and $V_{\rm CC}$ capacitor should also be as close to the device as possible. - 3) The recommended external BST cap is 100nF. Do not use a capacitance value lower than 100nF. Place a $1.0\Omega$ resistor between the BST capacitor and BST pin for optimized performance. - 4) Do not place via on the pad or on the pin footprint. Doing so may cause soldering issue during the assembling process. Use Figure 3 as a via placement reference. - 5) Connect IN, SW and GND to large copper area and use vias to cool the chip to improve thermal performance and long-term reliability. See Figure 4 as an example. Figure 3—Via Placement Guideline Do not put via on the device's pad footprint or pin footprint to avoid assembly issue. Use as many vias as possible to cool down the device. 6) Place the $V_{CC}$ decouple capacitor close to the IC. Connect AGND and PGND at the point of $V_{CC}$ capacitor's ground connection. #### Recommended SMT Setting Stencil thickness: 0.12mm EP Pad Opening: (Stencil opening: Real PCB Size) Length: 0.85:1 Width: 1:1 Note: The EP pad for Intelli-Phase are IN, SW and GND pad on the bottom. Solder type: #3 Figure 4—Copper Area Guideline Use large copper area, many vias and many IN, SW and GND inner layer planes to achieve optimal thermal performance. ### **PACKAGE INFORMATION** **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.