

#### SLUS764C – AUGUST 2007 – REVISED DECEMBER 200

# OVERVOLTAGE AND OVERCURRENT PROTECTION IC AND Li+ CHARGER FRONT-END PROTECTION IC

Check for Samples: bq24300 bq24304 bq24305

## **FEATURES**

- Provides Protection for Three Variables:
  - Input Overvoltage
  - Input Overcurrent with Current Limiting
  - Battery Overvoltage
- 30V Maximum Input Voltage
- Optional Input Reverse Polarity Protection
- High Immunity Against False Triggering Due to Voltage Spikes
- Robust Against False Triggering Due to Current Transients

- Thermal Shutdown
- Enable Function
- Small 2 mm × 2 mm 8-Pin SON Package
- LDO Mode Voltage Regulation Options:
  - 5.5V on bq24300
  - 4.5V on bq24304
  - 5.0V on bq24305

### APPLICATIONS

- Bluetooth Headsets
- Low-Power Handheld Devices

# DESCRIPTION

The bq24300 and bq24304 are highly integrated circuits designed to provide protection to Li-ion batteries from failures of the charging circuit. The IC continuously monitors the input voltage, the input current, and the battery voltage. The device operates like a linear regulator: for voltages up to the Input Overvoltage threshold, the output is held at 5.5V (bq24300), 5.0V (bq24305) or 4.5V (bq24304). In case of an input overvoltage condition, if the overvoltage condition persists for more than a few microseconds, the IC removes power from the charging circuit by turning off an internal switch. In the case of an overcurrent condition, it limits the current to a safe value for a blanking duration before turning the switch off. Additionally, the IC also monitors its own die temperature and switches off if it becomes too hot.

The IC also offers optional protection against reverse voltage at the input with an external P-channel MOSFET.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

# bq24300 bq24304 bq24305



www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| DEVICE <sup>(2)</sup> | OUTPUT REGULATION VOLTAGE | PACKAGE       | MARKING |
|-----------------------|---------------------------|---------------|---------|
| bq24300               | 5.5V                      | 2mm x 2mm SON | BZA     |
| bq24304               | 4.5V                      | 2mm x 2mm SON | CBS     |
| bq24305               | 5.0V                      | 2mm x 2mm SON | DSG     |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) To order a 3000 pcs reel add R to the part number, or to order a 250 pcs reel add T to the part number.

## PACKAGE DISSIPATION RATINGS

SLUS764C - AUGUST 2007 - REVISED DECEMBER 2009

| PACKAGE | R <sub>θJC</sub> | R <sub>θJA</sub> <sup>(1)</sup> |
|---------|------------------|---------------------------------|
| DSG     | 5°C/W            | 75°C/W                          |

(1) This data is based on using the JEDEC High-K board and the exposed die pad is connected to a Cu pad on the board. The pad is connected to the ground plane by a 2x3 via matrix.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                            | PIN                                                                                          | VALUE                             | UNIT |  |
|--------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------|------|--|
|                                      | IN, PGATE (with respect to VSS)                                                              | -0.3 to 30                        | V    |  |
| Input voltage                        | OUT (with respect to VSS)                                                                    | -0.3 to 12                        | V    |  |
|                                      | CE, VBAT (with respect to VSS)                                                               | -0.3 to 7                         | V    |  |
|                                      | All (Human Body Model per JESD22-A114-E)                                                     | 2000                              | V    |  |
|                                      | All (Machine Model per JESD22-A115-A)                                                        | 200                               | V    |  |
| ESD Withstand voltage                | All (Charged Device Model per JESD22-C101-C)                                                 | 500                               | V    |  |
|                                      | IN (IEC 61000-4-2) (with IN pin bypassed to VSS with 1.0- $\mu$ F low-ESR ceramic capacitor) | 15 (Air Discharge) 8<br>(Contact) | kV   |  |
| Junction temperature, $T_J$          | Junction temperature, T <sub>J</sub>                                                         |                                   |      |  |
| Storage temperature, T <sub>ST</sub> | G                                                                                            | -65 to 150                        | °C   |  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|          |                      | MIN | MAX | UNIT |
|----------|----------------------|-----|-----|------|
| $V_{IN}$ | Input voltage range  | 3.3 | 26  | V    |
| $T_J$    | Junction temperature | 0   | 125 | °C   |



# **ELECTRICAL CHARACTERISTICS**

over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                         | PARAMETER                                      |                     | TEST CONDITIONS                                                                                                                                                                                                                                                      | MIN  | TYP        | MAX        | UNIT  |
|-------------------------|------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------------|-------|
| POWER-ON-I              | RESET                                          |                     | · · · · · ·                                                                                                                                                                                                                                                          |      |            |            |       |
| UVLO                    | Under-voltage power detected                   |                     | $\overline{CE}$ = Low, V <sub>IN</sub> increasing from 0V to 3V                                                                                                                                                                                                      | 2.5  | 2.7        | 2.8        | V     |
| V <sub>HYS-UVLO</sub>   | Hysteresis on l                                |                     | $\overline{CE}$ = Low, V <sub>IN</sub> decreasing from 3V to 0V                                                                                                                                                                                                      | 200  | 260        | 300        | mV    |
| t <sub>DGL(PGOOD)</sub> | Deglitch time, in detected status              |                     | $\overline{CE}$ = Low, time measured from $V_{IN}$ 0V $\rightarrow$ 4V 1µs rise time, to output turning ON                                                                                                                                                           |      | 8          |            | ms    |
| IN                      | J                                              |                     | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                |      | 1          |            |       |
| I <sub>DD</sub>         | Operating current                              | bq24300<br>bq24304, | $V_{IN} = 5V, \overline{CE} = Low, no load on OUT pin$                                                                                                                                                                                                               |      | 340<br>410 | 400<br>500 | μA    |
| 1                       | Standby curren                                 | bq24305             | $\overline{CE}$ = High, V <sub>IN</sub> = 5V                                                                                                                                                                                                                         |      | 65         | 95         | μA    |
|                         | JTPUT CHARACT                                  |                     |                                                                                                                                                                                                                                                                      |      | 00         | 55         | μΛ    |
| V <sub>DO</sub>         | Drop-out voltag                                |                     | $\overline{CE}$ = Low, V <sub>IN</sub> = 4 V, I <sub>OUT</sub> = 250 mA                                                                                                                                                                                              |      | 45         | 75         | mV    |
|                         |                                                |                     | OL = LOW, V N = 4 V, IOU  = 230 IIIA                                                                                                                                                                                                                                 |      | 45         | 15         | 111 V |
|                         |                                                | bq24300             |                                                                                                                                                                                                                                                                      | 5.30 | 5.5        | 5.70       |       |
| Variation               | Output                                         | bq24304             | $\overline{CE}$ = Low, V <sub>IN</sub> = 6 V, I <sub>OUT</sub> = 250 mA                                                                                                                                                                                              | 4.36 | 4.5        | 4.64       | V     |
| V <sub>O(REG)</sub>     | voltage                                        | bq24304             | OL = LOW, VIN = 0.0, 1007 = 230 MA                                                                                                                                                                                                                                   | 4.85 | 5.0        | 5.15       | v     |
|                         | VOLTAGE PROTI                                  |                     |                                                                                                                                                                                                                                                                      | 4.00 | 0.0        | 0.10       |       |
| V <sub>OVP</sub>        | Input overvoltag                               |                     | $\overline{CE}$ = Low, V <sub>IN</sub> increasing from 4V to 12V                                                                                                                                                                                                     | 10.2 | 10.5       | 10.8       | V     |
| V <sub>HYS-OVP</sub>    | Hysteresis on (                                | OVP                 | $\overline{CE}$ = Low, V <sub>IN</sub> decreasing from 12V to 4V                                                                                                                                                                                                     | 60   | 100        | 160        | mV    |
| t <sub>BLANK(OVP)</sub> | Blanking time, on OVP                          |                     | $\overline{CE}$ = Low, Time measured from<br>V <sub>IN</sub> 4V $\rightarrow$ 12V, 1µs rise time, to output turning OFF                                                                                                                                              |      | 64         |            | μs    |
| t <sub>ON(OVP)</sub>    | Recovery time from input overvoltage condition |                     | $\overline{CE}$ = Low, Time measured from<br>V <sub>IN</sub> 12V $\rightarrow$ 4V, 1µs fall time, to output turning ON                                                                                                                                               |      | 8          |            | ms    |
| INPUT OVER              | CURRENT PROT                                   | ECTION              |                                                                                                                                                                                                                                                                      |      |            |            |       |
| I <sub>OCP</sub>        | Input overcurre range                          | nt protection       | $\overline{CE}$ = Low, V <sub>IN</sub> = 5 V                                                                                                                                                                                                                         | 250  | 300        | 350        | mA    |
| t <sub>BLANK(OCP)</sub> | Blanking time, i overcurrent det               |                     | CE = Low                                                                                                                                                                                                                                                             |      | 5          |            | ms    |
| t <sub>REC(OCP)</sub>   | Recovery time<br>overcurrent cor               |                     | CE = Low                                                                                                                                                                                                                                                             |      | 64         |            | ms    |
| BATTERY O               | /ERVOLTAGE PR                                  | OTECTION            |                                                                                                                                                                                                                                                                      |      |            |            |       |
| BV <sub>OVP</sub>       | Battery overvol<br>protection three            |                     | $\overline{CE}$ = Low, V <sub>IN</sub> > 4.4V, V <sub>VBAT</sub> increasing<br>from 4.2 V to 4.5 V                                                                                                                                                                   | 4.30 | 4.35       | 4.40       | V     |
| V <sub>HYS-BOVP</sub>   | Hysteresis on E                                | 3V <sub>OVP</sub>   | $\overline{CE}$ = Low, V <sub>IN</sub> > 4.4V, V <sub>VBAT</sub> decreasing from 4.5 V to 3.9 V                                                                                                                                                                      | 200  | 275        | 320        | mV    |
| I <sub>VBAT</sub>       | Input bias curre<br>VBAT pin                   | ent on the          | $V_{VBAT} = 4.4 V, T_{J} = 25^{\circ}C$                                                                                                                                                                                                                              |      |            | 10         | nA    |
| t <sub>DGL(BOVP)</sub>  | Deglitch time, b<br>overvoltage det            |                     | $\label{eq:VBAT} \begin{array}{l} \overline{\text{CE}} = \text{Low},  \text{V}_{\text{IN}} > 4.4 \text{V},  \text{time measured from} \\ \text{V}_{\text{VBAT}}  4.2 \text{V} \rightarrow 4.5 \text{V},  1 \mu \text{s rise time to output turning OFF} \end{array}$ |      | 176        |            | μs    |
| P-FET GATE              |                                                |                     | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                |      |            |            |       |
| V <sub>GCLMP</sub>      | Gate driver clar                               | mp voltage          | V <sub>IN</sub> > 17V                                                                                                                                                                                                                                                | 13   | 15         | 17         | V     |
| THERMAL PR              | ROTECTION                                      |                     |                                                                                                                                                                                                                                                                      |      |            |            |       |
| T <sub>J(OFF)</sub>     | Thermal shutdo                                 | own temperatu       | re                                                                                                                                                                                                                                                                   |      | 140        | 150        | °C    |
| T <sub>J(OFF-HYS)</sub> | Thermal shutdo                                 | own hysteresis      |                                                                                                                                                                                                                                                                      |      | 20         |            | °C    |
| LOGIC LEVE              | LS ON CE                                       |                     | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                |      |            |            |       |
| V <sub>IL</sub>         | Low-level input                                | voltage             |                                                                                                                                                                                                                                                                      | 0    |            | 0.4        | V     |
| V <sub>IH</sub>         | High-level input                               | t voltage           |                                                                                                                                                                                                                                                                      | 1.4  |            |            | V     |
| I <sub>IL</sub>         | Low-level input                                | current             |                                                                                                                                                                                                                                                                      |      |            | 1          | μA    |



## **ELECTRICAL CHARACTERISTICS (continued)**

over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                 |                          | ۰. |                        |     |     |     |      |
|-----------------|--------------------------|----|------------------------|-----|-----|-----|------|
|                 | PARAMETER                |    | TEST CONDITIONS        | MIN | TYP | MAX | UNIT |
| I <sub>IH</sub> | High-level input current |    | V <sub>CE</sub> = 1.8V |     |     | 15  | μA   |



Figure 1. Simplified Block Diagram

4



### **TERMINAL FUNCTIONS**

| TERMINAL    |     | 1/0 | DECODIDION                                                                                                                                                                                                                                                                                                                              |
|-------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
| IN          | 1   | I   | Input power, connect to external DC supply. Connect external 0.1µF (minimum) ceramic capacitor to VSS                                                                                                                                                                                                                                   |
| VSS         | 2   | -   | Ground terminal                                                                                                                                                                                                                                                                                                                         |
| PGATE       | 3   | 0   | Gate drive for optional external P-FET                                                                                                                                                                                                                                                                                                  |
| NC 4, 7 Do  |     |     | Do not connect to any external circuit. These pins may have internal connections used for test purposes.                                                                                                                                                                                                                                |
| CE          | 5   | Ι   | Chip enable input. Active low. When $\overline{CE}$ = Hi, the input FET is off. Internally pulled down.                                                                                                                                                                                                                                 |
| VBAT        | 6   | I   | Battery voltage sense input. Connect to pack positive terminal through a resistor.                                                                                                                                                                                                                                                      |
|             |     | 0   | Output terminal to the charging system. Connect external $1\mu F$ capacitor (minimum) ceramic capacitor to VSS                                                                                                                                                                                                                          |
| Thermal PAD |     | _   | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. VSS pin must be connected to ground at all times. |



bq24300 bq24304 bq24305 SLUS764C – AUGUST 2007–REVISED DECEMBER 2009



www.ti.com



**TYPICAL OPERATING PERFORMANCE** 

Figure 4. bq24300 OVP Response for Input Step.  $V_{IN}$  6.0 V to 10.3 V,  $t_R$  = 2µs. Shows Immunity to Ringing

Figure 5. bq24300 OVP Response for Input Step.  $V_{IN}$  6.0 V to 11.0 V,  $t_R$  = 5µs. Shows OVP Blanking Time

6







Figure 9. OCP, Showing Current Limiting and OCP Blanking.  $R_{OUT}$  22 $\Omega$  to  $13\Omega$  for 2.6 ms to  $22\Omega$ 















Figure 12. Battery OVP.  $V_{VBAT}$  Steps from 4.3 V to 4.5 V. Shows  $t_{\text{DGL}(\text{BOVP})}$  and Soft-Stop

8





Copyright © 2007–2009, Texas Instruments Incorporated





Copyright © 2007-2009, Texas Instruments Incorporated



## **TYPICAL OPERATING PERFORMANCE (continued)**





## **TYPICAL APPLICATION CIRCUITS**







Figure 23. OVP, OCP, BATOVP With Input Reverse-Polarity Protection



### DETAILED FUNCTIONAL DESCRIPTION

The bq24300 and bq24304 are highly integrated circuits designed to provide protection to Li-ion batteries from failures of the charging circuit. The IC continuously monitors the input voltage, the input current and the battery voltage, and protects down-stream circuitry from damage if any of these parameters exceeds safe values. The IC also monitors its own die temperature and switches off if it becomes too hot.

The IC also offers optional protection against reverse voltage at the input with an external P-channel MOSFET.

### POWER DOWN

The device remains in power down mode when the input voltage at the IN pin is below the under-voltage threshold  $V_{UVLO}$ . The FET Q1 (see Figure 1) connected between IN and OUT pins is off.

### **POWER-ON RESET**

The device resets all internal timers when the input voltage at the IN pin exceeds the UVLO threshold. The gate driver for the external P-FET is enabled. The IC then waits for duration  $t_{DGL(PGOOD)}$  for the input voltage to stabilize. If, after  $t_{DGL(PGOOD)}$ , the input voltage and battery voltage are safe, FET Q1 is turned ON. The IC has a soft-start feature to control the inrush current. This soft-start minimizes voltage ringing at the input (the ringing occurs because the parasitic inductance of the adapter cable and the input bypass capacitor form a resonant circuit). Figure 2 shows the power-up behavior of the device. Because of the deglitch time at power-on, if the input voltage rises rapidly to beyond the OVP threshold, the device will not switch on at all, as shown in Figure 3.

### OPERATION

The device continuously monitors the input voltage, the input current and the battery voltage as described in detail in the following sections:

#### Input Overvoltage Protection

As long as the input voltage is less than  $V_{O(REG)}$ , the output voltage tracks the input voltage (less the drop caused by  $R_{DS}ON$  of Q1). If the input voltage is greater than  $V_{O(REG)}$  (plus the  $R_{DS}ON$  drop) and less than  $V_{OVP}$ , the device acts like a series linear regulator, with the output voltage regulated to  $V_{O(REG)}$ . If the input voltage rises above  $V_{OVP}$ , the output voltage is clamped to  $V_{O(REG)}$  for a blanking duration  $t_{BLANK(OVP)}$ . If the input voltage returns below  $V_{OVP}$  within  $t_{BLANK(OVP)}$ , the device continues normal operation (see Figure 4). This provides protection against turning power off due to transient overvoltage spikes while still protecting the system. However, if the input voltage remains above  $V_{OVP}$  for more than  $t_{BLANK(OVP)}$ , the internal FET is turned off, removing power from the circuit (see Figure 5). When the input voltage comes back to a safe value, the device waits for  $t_{ON(OVP)}$  then switches on Q1 and goes through the soft-start routine (see Figure 7).

Figure 6 describes graphically the behavior of the OUT pin over the entire range of input voltage variation.

#### Input Overcurrent Protection

The device can supply load current up to  $I_{OCP}$  continuously. If the load current tries to exceed this threshold, the current is limited to  $I_{OCP}$  for a maximum duration of  $t_{BLANK(OCP)}$ . If the load current returns to less than  $I_{OCP}$  before  $t_{BLANK(OCP)}$  times out, the device continues to operate (see Figure 9). However, if the overcurrent situation persists for  $t_{BLANK(OCP)}$ , FET Q1 is turned off for a duration of  $t_{REC(OCP)}$ . It is then turned on again and the current is monitored all over again (see Figure 10 and Figure 8).

To prevent the input voltage from spiking up due to the inductance of the input cable, Q1 is not turned off rapidly in an overcurrent fault condition. Instead, the gate drive of Q1 is reduced slowly, resulting in a "soft-stop", as shown in Figure 11.

#### Battery Overvoltage Protection

The battery overvoltage threshold  $BV_{OVP}$  is internally set to 4.35V. If the battery voltage exceeds the  $BV_{OVP}$  threshold for longer than  $t_{DGL(BOVP)}$ , FET Q1 is turned off (see Figure 12). This switch-off is also a soft-stop. Q1 is turned ON (soft-start) once the battery voltage drops to  $BV_{OVP} - V_{HYS-BOVP}$ .

Copyright © 2007–2009, Texas Instruments Incorporated

bq24300 bq24304 bq24305 SLUS764C – AUGUST 2007 – REVISED DECEMBER 2009



www.ti.com

#### **Thermal Protection**

If the junction temperature of the device exceeds  $T_{J(OFF)}$ , FET Q1 is turned off. The FET is turned back on when the junction temperature falls below  $T_{J(OFF)} - T_{J(OFF-HYS)}$ .

#### **Enable Function**

The IC has an enable pin which can be used to enable or disable the device. When the  $\overline{CE}$  pin is driven high, the internal FET is turned off. When the  $\overline{CE}$  pin is low, the FET is turned on if other conditions are safe. The  $\overline{CE}$  pin has an internal pull-down resistor of 200 k $\Omega$  (typical) and can be left floating.

#### **PGATE Pin**

When used with an external P-Channel MOSFET, in addition to OVP, OCP and Battery-OVP, the device offers protection against input reverse polarity up to –30V. When operating with normal polarity, the IC first turns on due to current flow through the body-diode of the FET  $Q_{EXT}$ . The PGATE pin then goes low, turning ON  $Q_{EXT}$ . For input voltages larger than  $V_{GCLMP}$ , the voltage on the PGATE pin is driven to  $V_{IN} - V_{GCLMP}$ . This ensures that the gate to source voltage seen by  $Q_{EXT}$  does not exceed  $-V_{GCLMP}$ .





#### Figure 24. Flow Diagram



## APPLICATION INFORMATION

#### Selection of R<sub>BAT</sub>:

It is strongly recommended that the battery not be tied directly to the VBAT pin of the device, as under some failure modes of the IC, the voltage at the IN pin may appear on the VBAT pin. This voltage can be as high as 30V, and applying 30V to the battery in case of the failure of the device can be hazardous. Connecting the VBAT pin through  $R_{BAT}$  prevents a large current from flowing into the battery in case of failure of the IC. In the interests of safety,  $R_{BAT}$  should have a very high value. The problem with a large  $R_{BAT}$  is that the voltage drop across this resistor because of the VBAT bias current  $I_{VBAT}$  causes an error in the BV<sub>OVP</sub> threshold. This error is over and above the tolerance on the nominal 4.35V BV<sub>OVP</sub> threshold.

Choosing  $R_{BAT}$  in the range  $100K\Omega$  to  $470k\Omega$  is a good compromise. In the case of IC failure, with  $R_{BAT}$  equal to  $100k\Omega$ , the maximum current flowing into the battery would be  $(30V - 3V) \div 100k\Omega = 270\mu$ A, which is low enough to be absorbed by the bias currents of the system components.  $R_{BAT}$  equal to  $100k\Omega$  would result in a worst-case voltage drop of  $R_{BAT} \times I_{VBAT} \approx 1$ mV. This is negligible compared to the internal tolerance of 50mV on the BV<sub>OVP</sub> threshold.

If the Bat-OVP function is not required, the VBAT pin should be connected to VSS.

### Selection of R<sub>CE</sub>:

The  $\overline{CE}$  pin can be used to enable and disable the IC. If host control is not required, the  $\overline{CE}$  pin can be tied to ground or left un-connected, permanently enabling the device.

In applications where external control is <u>required</u>, the  $\overline{CE}$  pin can be controlled by a host processor. As in the case of the VBAT pin (see above), the CE pin should be connected to the host GPIO pin through as large a resistor as possible. The limitation on the resistor value is that the minimum V<sub>OH</sub> of the host GPIO pin less the drop across the resistor should be greater than V<sub>IH</sub> of the bq2430x CE pin. The drop across the resistor is given by R<sub>CE</sub> X I<sub>IH</sub>.

#### Selection of Input and Output Bypass Capacitors:

The input capacitor  $C_{IN}$  in Figure 22 and Figure 23 is for decoupling, and serves an important purpose. Whenever there is a step change downwards in the system load current, the inductance of the input cable causes the input voltage to spike up.  $C_{IN}$  prevents the input voltage from overshooting to dangerous levels. It is strongly recommended that a ceramic capacitor of at least 1µF be used at the input of the device. It should be located in close proximity to the IN pin.

 $C_{OUT}$  in Figure 23 is also important: If a fast (< 1µs rise-time) overvoltage transient occurs at the input, the current that charges  $C_{OUT}$  causes the device's current-limiting loop to kick in, reducing the gate-drive to FET Q1. This results in improved performance for input overvoltage protection.  $C_{OUT}$  should also be a ceramic capacitor of at least 1µF, located close to the OUT pin.  $C_{OUT}$  also serves as the input decoupling capacitor for the charging circuit downstream of the protection IC.

#### PCB Layout Guidelines:

- 1. This device is a protection device, and is meant to protect down-stream circuitry from hazardous voltages. Potentially, high voltages may be applied to this IC. It has to be ensured that the edge-to-edge clearances of PCB traces satisfy the design rules for the maximum voltages expected to be seen in the system.
- 2. The device uses SON packages with a PowerPAD<sup>™</sup>. For good thermal performance, the PowerPAD should be thermally coupled with the PCB ground plane. In most applications, this will require a copper pad directly under the IC. This copper pad should be connected to the ground plane with an array of thermal vias.
- 3. C<sub>IN</sub> and C<sub>OUT</sub> should be located close to the IC. Other components like R<sub>BAT</sub> should also be located close to the IC.



## **REVISION HISTORY**

| Changes from Original (August 2007) to Revision A              |      |  |  |  |  |  |
|----------------------------------------------------------------|------|--|--|--|--|--|
| Changed the devices from Product Preview status to Production. |      |  |  |  |  |  |
| Changes from Revision A (October 2007) to Revision B           | Page |  |  |  |  |  |

#### Changes from Revision A (October 2007) to Revision B

- Added device bq24305 to the data sheet ...... 1

## Changes from Revision B (September 2009) to Revision C

#### Page

| • | Deleted Lead temperature (soldering, 10 seconds) from the Abs Max table. This is covered in the Package information.                                                                                              | 2  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed Recommended Operating Conditions, Input voltage range - MAX value From 30V To: 26V                                                                                                                        | 2  |
| • | Changed $BV_{OVP}$ test conditions - From: $\overline{CE}$ = Low, $V_{IN}$ > 4.3V, $V_{VBAT}$ increasing To: $\overline{CE}$ = Low, $V_{IN}$ > 4.4V, $V_{VBAT}$ increasing                                        | 3  |
| • | Changed V <sub>HYS-BOVP</sub> test conditions - From: $\overline{CE}$ = Low, V <sub>IN</sub> > 4.3V, V <sub>VBAT</sub> decreasing To: $\overline{CE}$ = Low, V <sub>IN</sub> > 4.4V, V <sub>VBAT</sub> decreasing | 3  |
| • | Changed the Gate driver clamp voltage Typ valur From: 14V To: 15V and the Max value From: 15V To: 17V                                                                                                             | 3  |
| • | Changed Figure 23, OVP, OCP, BATOVP With Input Reverse-Polarity Protection                                                                                                                                        | 12 |
| • | Changed section - Selection of $R_{BAT}$ text From: (30V – 3V) x 100k $\Omega$ = 246µA To: battery would be (30V – 3V) ÷ 100k $\Omega$ = 270µA                                                                    | 16 |



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -    | Eco Plan     | Lead finish/      | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|-------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material     | (3)                 |              | (4/5)          |         |
|                  |        |              |         |      |      |              | (6)               |                     |              |                |         |
| BQ24300DSGR      | ACTIVE | WSON         | DSG     | 8    | 3000 | RoHS & Green | NIPDAU   NIPDAUAG | Level-2-260C-1 YEAR | 0 to 125     | BZA            | Samples |
| BQ24300DSGT      | ACTIVE | WSON         | DSG     | 8    | 250  | RoHS & Green | NIPDAU   NIPDAUAG | Level-2-260C-1 YEAR | 0 to 125     | BZA            | Samples |
| BQ24305DSGR      | ACTIVE | WSON         | DSG     | 8    | 3000 | RoHS & Green | NIPDAUAG          | Level-2-260C-1 YEAR | 0 to 125     | DSG            | Samples |
| BQ24305DSGT      | ACTIVE | WSON         | DSG     | 8    | 250  | RoHS & Green | NIPDAUAG          | Level-2-260C-1 YEAR | 0 to 125     | DSG            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24300DSGR                 | WSON            | DSG                | 8 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| BQ24300DSGR                 | WSON            | DSG                | 8 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24300DSGT                 | WSON            | DSG                | 8 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24300DSGT                 | WSON            | DSG                | 8 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| BQ24305DSGR                 | WSON            | DSG                | 8 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24305DSGT                 | WSON            | DSG                | 8 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24300DSGR | WSON         | DSG             | 8    | 3000 | 205.0       | 200.0      | 33.0        |
| BQ24300DSGR | WSON         | DSG             | 8    | 3000 | 213.0       | 191.0      | 35.0        |
| BQ24300DSGT | WSON         | DSG             | 8    | 250  | 213.0       | 191.0      | 35.0        |
| BQ24300DSGT | WSON         | DSG             | 8    | 250  | 205.0       | 200.0      | 33.0        |
| BQ24305DSGR | WSON         | DSG             | 8    | 3000 | 213.0       | 191.0      | 35.0        |
| BQ24305DSGT | WSON         | DSG             | 8    | 250  | 213.0       | 191.0      | 35.0        |

# DSG 8

2 x 2, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# DSG0008A



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DSG0008A

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DSG0008A

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated