



# *Sound* 24-Bit, 96kHz Sampling CMOS Delta-Sigma Stereo Audio DIGITAL-TO-ANALOG CONVERTER

## **FEATURES**

- ENHANCED MULTI-LEVEL DELTA-SIGMA DAC
- SAMPLING FREQUENCY (f<sub>s</sub>): 16kHz 96kHz
- INPUT AUDIO DATA WORD: 16-, 20-, 24-Bit
- HIGH PERFORMANCE: THD+N: -96dB
  Dynamic Range: 106dB
  SNR: 106dB
  Analog Output Range: 0.62 x V<sub>cc</sub> (Vp-p)
- 8x OVERSAMPLING DIGITAL FILTER: Stop Band Attenuation: –82dB
- Passband Ripple: ±0.002dB
- MULTI FUNCTIONS: Digital De-emphasis Soft Mute Zero Flag
- +5V SINGLE SUPPLY OPERATION

# DESCRIPTION

The PCM1728 is designed for mid- to high-grade digital audio applications which achieve 96kHz sampling rates with 24-bit audio data. PCM1728 uses a newly developed, enhanced multi-level delta-sigma modulator architecture that improves audio dynamic performance and reduces jitter sensitivity in actual applications. The internal digital filter operates at 8X oversampling at a 96kHz sampling rate.

The PCM1728 has superior audio dynamic performance, 24-bit resolution, and 96kHz sampling, making it ideal for mid- to high-grade audio applications such as CD, DVD, and musical instruments.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# **SPECIFICATIONS**

All specifications at +25°C, +V<sub>CC</sub> = +V<sub>DD</sub> = +5V,  $f_S$  = 44.1kHz, and 24-bit input data, SYSCLK = 384 $f_S$ , unless otherwise noted.

| PARAMETER                                                                                                                                                           | CONDITIONS                                                                                                                                                                                                          | MIN                 | ТҮР                                                                                               | MAX                                        | UNITS                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------|
| RESOLUTION                                                                                                                                                          |                                                                                                                                                                                                                     |                     | 24                                                                                                |                                            | Bits                        |
| DATA FORMAT<br>Audio Data Interface Format<br>Data Bit Length<br>Audio Data Format<br>Sampling Frequency (f <sub>S</sub> )<br>System Clock Frequency <sup>(1)</sup> |                                                                                                                                                                                                                     |                     | Standard/l <sup>2</sup> S<br>16/20/24 Selectable<br>First, Two's Binary<br>I<br>256/384/512/768fs | Comp<br>96                                 | kHz                         |
| DIGITAL INPUT/OUTPUT LOGIC LEVEL<br>Input Logic Level V <sub>IH</sub>                                                                                               |                                                                                                                                                                                                                     | 2.0                 |                                                                                                   |                                            | V                           |
| V <sub>IL</sub><br>Output Logic Level (CLKO) V <sub>OH</sub><br>V <sub>OL</sub>                                                                                     | I <sub>OH</sub> = 2mA<br>I <sub>OL</sub> = 4mA                                                                                                                                                                      | 4.5                 |                                                                                                   | 0.8<br>0.5                                 | V<br>V<br>V                 |
| CLKO PERFORMANCE <sup>(2)</sup><br>Output Rise Time<br>Output Fall Time<br>Output Duty Cycle                                                                        | 20 ~ 80% V <sub>DD</sub> , 10pF<br>80 ~ 20% V <sub>DD</sub> , 10pF<br>10pF Load                                                                                                                                     |                     | 5.5<br>4<br>37                                                                                    |                                            | ns<br>ns<br>%               |
| DYNAMIC PERFORMANCE <sup>(3)</sup> (24-Bit Data)THD+N $V_{O} = 0dB$ $V_{O} = -60dB$ Dynamic Range                                                                   | $f_S = 44.1$ kHz<br>$f_S = 96$ kHz<br>$f_S = 44.1$ kHz<br>$f_S = 44.1$ kHz<br>$f_S = 44.1$ kHz EIAJ A-weighted                                                                                                      | 98                  | -97<br>-94<br>-42<br>106                                                                          | -90                                        | dB<br>dB<br>dB<br>dB        |
| Signal-to-Noise Ratio<br>Channel Separation                                                                                                                         | $\begin{array}{l} f_{S}=96\text{kHz} \text{ A-weighted} \\ f_{S}=44.1\text{kHz} \text{ EIAJ} \text{ A-weighted} \\ f_{S}=96\text{kHz} \text{ A-weighted} \\ f_{S}=44.1\text{kHz} \\ f_{S}=96\text{kHz} \end{array}$ | 98<br>96            | 103<br>106<br>103<br>102<br>101                                                                   |                                            | dB<br>dB<br>dB<br>dB<br>dB  |
| DYNAMIC PERFORMANCE <sup>(3)</sup> (16-Bit Data)       THD+N     V <sub>O</sub> = 0dB       Dynamic Range                                                           | $\label{eq:fs} \begin{array}{l} f_{S}=44.1 \text{kHz} \\ f_{S}=96 \text{kHz} \\ f_{S}=44.1 \text{kHz} \ \text{EIAJ} \ \text{A-weighted} \\ f_{S}=96 \text{kHz} \ \text{A-weighted} \end{array}$                     |                     | -94<br>-92<br>98<br>97                                                                            |                                            | dB<br>dB<br>dB<br>dB        |
| DC ACCURACY<br>Gain Error<br>Gain Mismatch: Channel-to-Channel<br>Bipolar Zero Error                                                                                | $V_{O} = 0.5 V_{CC}$ at Bipolar Zero                                                                                                                                                                                |                     | ±1.0<br>±1.0<br>±30                                                                               | ±3.0<br>±3.0<br>±60                        | % of FSF<br>% of FSF<br>mV  |
| ANALOG OUTPUT<br>Output Voltage<br>Center Voltage<br>Load Impedance                                                                                                 | Full Scale (0dB)<br>AC Load                                                                                                                                                                                         | 5                   | 0.62 V <sub>CC</sub><br>0.5 V <sub>CC</sub>                                                       |                                            | Vp-p<br>V<br>kΩ             |
| DIGITAL FILTER PERFORMANCE<br>Filter Characteristics<br>Passband<br>Stopband                                                                                        | ±0.002dB<br>–3dB                                                                                                                                                                                                    | 0.546f <sub>S</sub> |                                                                                                   | 0.454f <sub>S</sub><br>0.490f <sub>S</sub> |                             |
| Passband Ripple<br>Stopband Attenuation<br>Delay Time<br>De-emphasis Error                                                                                          | Stop Band = 0.546f <sub>S</sub><br>Stop Band = 0.567f <sub>S</sub>                                                                                                                                                  | -75<br>-82          | 30/f <sub>S</sub>                                                                                 | ±0.002<br>±0.1                             | dB<br>dB<br>dB<br>sec<br>dB |
| INTERNAL ANALOG FILTER<br>–3dB Bandwidth<br>Passband Response                                                                                                       | f = 20kHz                                                                                                                                                                                                           |                     | 100<br>0.16                                                                                       |                                            | kHz<br>dB                   |
| POWER SUPPLY REQUIREMENTS<br>Voltage Range<br>Supply Current: I <sub>CC</sub> +I <sub>DD</sub><br>Power Dissipation                                                 | $V_{DD,} V_{CC}$<br>f <sub>S</sub> = 44.1kHz<br>f <sub>S</sub> = 96kHz<br>f <sub>S</sub> = 44.1kHz<br>f <sub>S</sub> = 96kHz                                                                                        | 4.5                 | 5<br>32<br>45<br>160<br>225                                                                       | 5.5<br>45<br>225                           | VDC<br>mA<br>mA<br>mW<br>mW |
| TEMPERATURE RANGE<br>Operation<br>Storage                                                                                                                           |                                                                                                                                                                                                                     | 25<br>55            |                                                                                                   | +85<br>+100                                | °C<br>℃                     |

NOTES: (1) Refer section of system clock. (2) External buffer is recommended. (3) Dynamic performance specs are tested with 20kHz low pass filter and THD+N specs are tested with 30kHz LPF, 400Hz HPF, Average Mode.



#### **PIN CONFIGURATION**



#### **PACKAGE INFORMATION**

| PRODUCT  | PACKAGE     | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|----------|-------------|------------------------------------------|
| PCM1728E | 28-Pin SSOP | 324                                      |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

#### **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage                            |                 |
|-------------------------------------------------|-----------------|
| +V <sub>CC</sub> to +V <sub>DD</sub> Difference |                 |
| Input Logic Voltage                             |                 |
| Input Current (except power supply)             | ±10mA           |
| Power Dissipation                               | 400mW           |
| Operating Temperature Range                     | –25°C to +85°C  |
| Storage Temperature                             | –55°C to +125°C |
| Lead Temperature (soldering, 5s)                |                 |
|                                                 |                 |

#### **PIN ASSIGNMENTS**

| PIN | NAME               | I/O | DESCRIPTION                                                                                 |
|-----|--------------------|-----|---------------------------------------------------------------------------------------------|
| 1   | LRCIN              | IN  | Left and Right Clock Input. This clock is equal to the sampling rate - $f_{\rm S}^{\ (1)}$  |
| 2   | DIN                | IN  | Serial Audio Data Input <sup>(1)</sup>                                                      |
| 3   | BCKIN              | IN  | Bit Clock Input for Serial Audio Data. <sup>(1)</sup>                                       |
| 4   | CLKO               | OUT | Buffered Output of Oscillator. Equivalent to System Clock.                                  |
| 5   | XTI                | IN  | Oscillator Input (External Clock Input)                                                     |
| 6   | хто                | OUT | Oscillator Output                                                                           |
| 7   | DGND               | —   | Digital Ground                                                                              |
| 8   | V <sub>DD</sub>    | —   | Digital Power +5V                                                                           |
| 9   | V <sub>CC</sub> 2R | —   | Analog Power +5V                                                                            |
| 10  | AGND2R             | —   | Analog Ground                                                                               |
| 11  | EXTR               | OUT | Rch, Common Pin of Analog Output Amp                                                        |
| 12  | NC                 | —   | No Connection                                                                               |
| 13  | V <sub>OUT</sub> R | OUT | Rch, Analog Voltage Output of Audio Signal                                                  |
| 14  | AGND1              | —   | Analog Ground                                                                               |
| 15  | V <sub>CC</sub> 1  | —   | Analog Power +5V                                                                            |
| 16  | V <sub>OUT</sub> L | OUT | Lch, Analog Voltage Output of Audio Signal                                                  |
| 17  | NC                 | —   | No Connection                                                                               |
| 18  | EXTL               | OUT | Lch, Common Pin of Analog Output Amp                                                        |
| 19  | AGND2L             | —   | Analog Ground                                                                               |
| 20  | V <sub>CC</sub> 2L | —   | Analog Power +5V                                                                            |
| 21  | ZERO               | OUT | Zero Data Flag                                                                              |
| 22  | RST                | IN  | Reset. When this pin is LOW, the DF and modulators are held in reset. $\ensuremath{^{(2)}}$ |
| 23  | IW0                | IN  | Input Format Selection <sup>(3)</sup>                                                       |
| 24  | IW1                | IN  | Input Format Selection <sup>(3)</sup>                                                       |
| 25  | MUTE               | IN  | Mute Control                                                                                |
| 26  | DM0                | IN  | De-emphasis Selection 1 <sup>(2)</sup>                                                      |
| 27  | DM1                | IN  | De-emphasis Selection 2 <sup>(2)</sup>                                                      |
| 28  | l²S                | IN  | Input Format Selection <sup>(2)</sup>                                                       |

NOTES: (1) Pins 1, 2, 3; Schmitt Trigger input. (2) Pins 22, 25, 26, 27, 28; Schmitt Trigger input with pull-up resister. (3) Pins 23, 24; Schmitt Trigger input with pull-down resister.



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

**PCM1728** 

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



# **TYPICAL PERFORMANCE CURVES**

All specifications at +25°C, +V<sub>CC</sub> = +V<sub>DD</sub> = +5V,  $f_S$  = 44.1kHz, and 24-bit input data, SYSCLK = 384 $f_S$ , unless otherwise noted.















## **TYPICAL PERFORMANCE CURVES (CONT)**













#### SYSTEM CLOCK

The system clock for PCM1728 must be either  $256f_S$ ,  $384f_S$ ,  $512f_S$  or  $768f_S$ , where  $f_S$  is the audio sampling frequency (typically 32kHz, 44.1kHz, 48kHz, or 96kHz). But  $768f_S$  at 96kHz is not accepted.

The system clock can be either a crystal oscillator placed between XTI (pin 5) and XTO (pin 6), or an external clock input to XTI. If an external system clock is used, XTO is open (floating). Figure 1 illustrates the typical system clock connections.

PCM1728 has a system clock detection circuit which automatically senses if the system clock is operating at  $256f_S \sim 768f_S$ . The system clock should be synchronized with LRCIN (pin 1) clock. LRCIN (left-right clock) operates at the sampling frequency  $f_S$ . In the event these clocks are not synchronized, PCM1728 can compensate for the phase difference internally. If the phase difference between left-right and system clocks is greater than 6-bit clocks (BCKIN), the synchronization is performed internally. While the synchronization is processing, the analog output is forced to a DC level at bipolar zero. The synchronization typically occurs in less than 1 cycle of LRCIN.



FIGURE 1. System Clock Connection.

Typical input system clock frequencies to the PCM1728 are shown in Table I, also, external input clock timing requirements are shown in Figure 2.



FIGURE 2. XTI Clock Timing.

## DATA INTERFACE FORMATS

Digital audio data is interfaced to PCM1728 on pins 1, 2, and 3, LRCIN (left-right clock), DIN (data input) and BCKIN (bit clock). PCM1728 can accept both standard, I<sup>2</sup>S, and left justified data formats.

Figure 3 illustrates acceptable input data formats. Figure 4 shows required timing specification for digital audio data.

#### Reset

PCM1728 has both internal power-on reset circuit and the RST pin (pin 22), which accepts an external forced reset by RST = LOW. For internal power on reset, initialization is done automatically at power on  $V_{DD} > 2.2V$  (typ). During internal reset = LOW, the output of the DAC is invalid and the analog outputs are forced to  $V_{CC}/2$ . Figure 5 illustrates the timing of the internal power on reset.

PCM1728 accepts an external forced reset when  $\overline{RST}$  = LOW. When  $\overline{RST}$  = LOW, the output of the DAC is invalid and the analog outputs are forced to V<sub>CC</sub>/2 after internal initialization (1024 system clocks count after  $\overline{RST}$  = HIGH.) Figure 6 illustrates the timing of the  $\overline{RST}$  pin.

#### Zero Out (pin 21)

If the input data is continuously zero for 65536 cycles of BCK, an internal FET is switched to "ON". The drain of the internal FET is the zero-pin, it will enable "wired-or" with external circuit.

|                                      | SYSTEM CLOCK FREQUENCY - MHz |                        |                   |                        |  |  |
|--------------------------------------|------------------------------|------------------------|-------------------|------------------------|--|--|
| SAMPLING RATE FREQUENCY (fs) - LRCIN | 256f <sub>S</sub>            | 384f <sub>S</sub>      | 512f <sub>S</sub> | 768f <sub>S</sub>      |  |  |
| 32kHz                                | 8.1920                       | 12.2880                | 16.3840           | 24.5760                |  |  |
| 44.1kHz                              | 11.2896                      | 16.9340                | 22.5792           | 33.8688 <sup>(1)</sup> |  |  |
| 48kHz                                | 12.2880                      | 18.4320                | 24.5760           | 36.8640 <sup>(1)</sup> |  |  |
| 96kHz                                | 24.5760                      | 36.8640 <sup>(1)</sup> | 49.1520(1)        | —                      |  |  |

NOTE: (1) The internal crystal oscillator frequency cannot be larger than 24.576MHz.

TABLE I. Typical System Clock Frequency.





FIGURE 3. Audio Data Input Formats.



FIGURE 4. Audio Data Input Timing Specification.

PCM1728



FIGURE 5. Internal Power-On Reset Timing.



FIGURE 6. External Forced Reset Timing.

# FUNCTIONAL DESCRIPTION

PCM1728 has several built-in functions including digital input data format selection, soft mute, and digital de-emphasis. These functions are hardware controlled where static control signals are used on pin 28 (I<sup>2</sup>S), pin 27 (DM1), pin 26 (DM0), pin 25 (MUTE), pin 24 (IW1), and pin23 (IW0).

## DATA FORMAL SELECTION

PCM audio data format can be selected by pin 28 (I<sup>2</sup>S), pin 24 (IW1), and pin 23 (IW0), as shown in Table II.

| IW1 | IWO | I <sup>2</sup> S | AUDIO INTERFACE                    |  |  |  |  |  |
|-----|-----|------------------|------------------------------------|--|--|--|--|--|
| 0   | 0   | 0                | 16-Bit Standard, Right-Justified   |  |  |  |  |  |
| 0   | 1   | 0                | 20-Bit Standard, Right-Justified   |  |  |  |  |  |
| 1   | 0   | 0                | 24-Bit Standard, Right-Justified   |  |  |  |  |  |
| 1   | 1   | 0                | 0 24-Bit Left-Justified, MSB-First |  |  |  |  |  |
| 0   | 0   | 1                | 1 16-Bit I <sup>2</sup> S          |  |  |  |  |  |
| 0   | 1   | 1                | 24-Bit I <sup>2</sup> S            |  |  |  |  |  |
| 1   | 0   | 1                | Reserved                           |  |  |  |  |  |
| 1   | 1   | 1                | Reserved                           |  |  |  |  |  |
|     |     |                  |                                    |  |  |  |  |  |

TABLE II. Data Format Control.

### SOFT MUTE

Soft Mute function can be controlled by  $\overline{\text{MUTE}}$  (pin 25).

| MUTE (Pin 25) | SOFT MUTE                   |
|---------------|-----------------------------|
| L             | Mute ON                     |
| Н             | Mute OFF (Normal Operation) |

TABLE III. Soft Mute Control.

### **DE-EMPHASIS CONTROL**

De-emphasis control can be selected by DM1 (pin 27) and DM0 (pin 26).

| DM1 (Pin 27) | DM0 (Pin 26) | DE-EMPHASIS |
|--------------|--------------|-------------|
| L            | L            | OFF         |
| L            | н            | 48kHz       |
| Н            | L            | 44.1kHz     |
| Н            | Н            | 32kHz       |

TABLE IV. De-emphasis Control.



# THEORY OF OPERATION

The delta-sigma section of PCM1728 is based on an 8-level amplitude quantizer and a 4th-order noise shaper. This section converts the oversampled input data to 8-level deltasigma format.

This newly developed, "Enhanced Multi-level Delta-Sigma" architecture achieves high-grade audio dynamic performance and sound quality.

A block diagram of the 8-level delta-sigma modulator is shown in Figure 7. This 8-level delta-sigma modulator has

the advantage of stability and clock jitter sensitivity over the typical one-bit (2-level) delta-sigma modulator.

The combined oversampling rate of the delta-sigma modulator and the internal 8-times interpolation filter is  $64f_S$  for all system clock ratios ( $256/384/512/768f_S$ ).

The theoretical quantization noise performance of the 8-level delta-sigma modulator is shown in Figure 8. This enhanced multi-level delta-sigma architecture also has advantages for input clock jitter sensitivity due to the multilevel quantizer, simulated jitter sensitivity is shown in Figure 9.



FIGURE 7. 8-Level Delta-Sigma Modulator.



FIGURE 8. Quantization Noise Spectrum.



FIGURE 9. Jitter Sensitivity.



# APPLICATION CONSIDERATIONS

#### DELAY TIME

There is a finite delay time in delta-sigma converters. In A/D converters, this is commonly referred to as latency. For a delta-sigma D/A converter, delay time is determined by the order number of the FIR filter stage, and the chosen sampling rate. The following equation expresses the delay time of PCM1728:

$$T_{D} = 30 \times 1/f_{S}$$

For  $f_S = 44.1$ kHz,  $T_D = 30/44.1$ kHz = 680 $\mu$ s

Applications using data from a disc or tape source, such as CD audio, DVD audio, Video CD, DAT, Minidisc, etc., generally are not affected by delay time. For some professional applications such as broadcast audio for studios, it is important for total delay time to be less than 2ms.

### **OUTPUT FILTERING**

For testing purposes all dynamic tests are done on the PCM1728 using a 20kHz low pass filter. This filter limits the measured bandwidth for THD+N, etc. to 20kHz. Failure to use such a filter will result in higher THD+N and lower SNR and Dynamic Range readings than are found in the specifications. The low pass filter removes out of band noise. Although it is not audible, it may affect dynamic specification numbers.

The performance of the internal low pass filter from DC to 40kHz is shown in Figure 10. The higher frequency roll-off of the filter is shown in Figure 11. If the user's application has the PCM1728 driving a wideband amplifier, it is recommended to use an external low pass filter.

### **BYPASSING POWER SUPPLIES**

The power supplies should be bypassed as close as possible to the unit. Refer to Figure 12 for optimal values of bypass capacitors.



FIGURE 10. Low Pass Filter Response.



FIGURE 11. Low Pass Filter Response.

## POWER SUPPLY CONNECTIONS

PCM1728 has four power supply pin for digital ( $V_{DD}$ ), and analog ( $V_{CC}$ ). Each connection also has a separate ground. If the power supplies turn on at different times, there is a possibility of a latch-up condition. To avoid this condition, it is recommended to have a common connection between the digital and analog power supplies. If separate supplies are used without a common connection, the delta between the two supplies during ramp-up time must be less than 0.1V.





FIGURE 12. Typical Circuit Connection Diagram.

11



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| PCM1728E         | ACTIVE        | SSOP         | DB                 | 28   | 47             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   |              | PCM1728E                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| PCM1728E | DB           | SSOP         | 28   | 47  | 500    | 10.6   | 500    | 9.6    |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated