# onsemi

# Dual D-Type Flip-Flop with Preset and Clear

# **MM74HCT74**

# **General Description**

The MM74HCT74 utilizes advanced silicon-gate CMOS technology to achieve operation speeds similar to the equivalent LS-TTL part. It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.

This flip-flop has independent data, preset, clear, and clock inputs and Q and  $\overline{Q}$  outputs. The logic level present at the data input is transferred to the output during the positive-going transition of the clock pulse. Preset and clear are independent of the clock and accomplished by a low level at the appropriate input.

The 74HCT logic family is functionally and pin–out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to VCC and ground.

MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug–in replacements for LS–TTL devices and can be used to reduce power consumption in existing designs.

# Features

- Typical Propagation Delay: 18 ns
- Low Quiescent Current: 80 µA Maximum (74HCT Series)
- Low Input Current: 1 µA Maximum
- Fanout of 10 LS-TTL Loads
- Meta-stable Hardened
- These Devices are Pb-Free, Halide Free and are RoHS Compliant

# **Connection Diagram**



Figure 3. Pin Assignments for SOIC and TSSOP



# **ORDERING INFORMATION**

See detailed ordering and shipping information on page 7 of this data sheet.

# TRUTH TABLE

| Inputs |     |     | Outputs |            |                 |
|--------|-----|-----|---------|------------|-----------------|
| PR     | CLR | CLK | D       | Q          | Q               |
| L      | Н   | Х   | Х       | Н          | L               |
| Н      | L   | Х   | Х       | L          | Н               |
| L      | L   | Х   | Х       | H (Note 4) | H (Note 4)      |
| Н      | Н   | ↑   | н       | н          | L               |
| Н      | Н   | ↑   | L       | L          | Н               |
| Н      | Н   | L   | Х       | Q0         | $\overline{Q}0$ |

Q0 = the level of Q before the indicated input conditions were established.

4. This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (HIGH) level.

# Logic Diagram

CLI



Figure 4. Logic Diagram

# ABSOLUTE MAXIMUM RATINGS (Note 5)

| Symbol                            | Parameter                                  |                   | Rating                          |
|-----------------------------------|--------------------------------------------|-------------------|---------------------------------|
| V <sub>CC</sub>                   | Supply Voltage                             |                   | –0.5 to +7.0 V                  |
| V <sub>IN</sub>                   | DC Input Voltage                           |                   | –0.5 to V <sub>CC</sub> + 0.5 V |
| V <sub>OUT</sub>                  | DC Output Voltage                          |                   | –0.5 to V <sub>CC</sub> + 0.5 V |
| I <sub>IK</sub> , I <sub>OK</sub> | Clamp Diode Current                        |                   | ±20 mA                          |
| I <sub>OUT</sub>                  | DC Output Current, per Pin                 |                   | ±25 mA                          |
| Icc                               | DC V <sub>CC</sub> or GND Current, per Pin |                   | ±50 mA                          |
| T <sub>STG</sub>                  | Storage Temperature Range                  |                   | –65°C to +150°C                 |
| PD                                | Power Dissipation                          | S.O. Package Only | 500 mW                          |
| TL                                | Lead Temperature (Soldering 10 Seconds)    |                   | 260°C                           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

5. Unless otherwise specified all voltages are referenced to ground.

# **MM74HCT74**

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                   |     | Max             | Unit |
|---------------------------------|-----------------------------|-----|-----------------|------|
| V <sub>CC</sub>                 | Supply Voltage              | 4.5 | 5.5             | V    |
| $V_{\text{IN}}, V_{\text{OUT}}$ | DC Input or Output Voltage  | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature Range | -55 | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Times    | -   | 500             | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DC CHARACTERISTICS (V<sub>CC</sub> = 5 V $\pm$ 10% (unless otherwise specified))

|                 |                                   |                                                                                                          | T <sub>A</sub> = 25°C |                       | T <sub>A</sub> = −40°C<br>to 85°C | T <sub>A</sub> = −55°C<br>to 125°C |      |
|-----------------|-----------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------------------|------------------------------------|------|
| Symbol          | Parameter                         | Conditions                                                                                               | Тур                   | Gu                    | aranteed Lin                      | nits                               | Unit |
| V <sub>IH</sub> | Minimum HIGH Level Input Voltage  |                                                                                                          |                       | 2.0                   | 2.0                               | 2.0                                | V    |
| V <sub>IL</sub> | Maximum LOW Level Input Voltage   |                                                                                                          |                       | 0.8                   | 0.8                               | 0.8                                | V    |
| V <sub>OH</sub> | Minimum HIGH Level Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 20 \ \mu\text{A}$                                       | VCC                   | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> – 0.1             | V <sub>CC</sub> – 0.1              | V    |
|                 |                                   | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{ V}$                 | 4.2                   | 3.98                  | 3.84                              | 3.7                                |      |
|                 |                                   | $V_{\text{IN}}$ = $V_{\text{IH}}$ or $V_{\text{IL}},~ I_{\text{OUT}} $ = 4.8 mA, $V_{\text{CC}}$ = 5.5 V | 5.2                   | 4.98                  | 4.84                              | 4.7                                |      |
| V <sub>OL</sub> | Maximum LOW Level Voltage         | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 20 \ \mu\text{A}$                                       | 0                     | 0.1                   | 0.1                               | 0.1                                | V    |
|                 |                                   | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{ V}$                 | 0.2                   | 0.26                  | 0.33                              | 0.4                                |      |
|                 |                                   | $V_{\text{IN}}$ = $V_{\text{IH}}$ or $V_{\text{IL}},~ I_{\text{OUT}} $ = 4.8 mA, $V_{\text{CC}}$ = 5.5 V | 0.2                   | 0.26                  | 0.33                              | 0.4                                |      |
| I <sub>IN</sub> | Maximum Input Current             | $V_{IN} = V_{CC}$ or GND, $V_{IH}$ or $V_{IL}$                                                           | -                     | ±0.5                  | ±0.5                              | ±1.0                               | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply Current  | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0 \ \mu A$                                                          | -                     | 2.0                   | 20                                | 80                                 | μΑ   |
|                 |                                   | V <sub>IN</sub> = 2.4 V or 0.5 V (Note 6)                                                                | -                     | 0.3                   | 0.4                               | 0.5                                | mA   |

6. This is measured per input with all other inputs held at  $V_{\mbox{CC}}$  or ground.

# AC CHARACTERISTICS (V<sub>CC</sub> = 5.0 V, $t_r = t_f = 6$ ns, C<sub>L</sub> = 15 pF, T<sub>A</sub> = 25°C (unless otherwise noted))

| Symbol                              | Parameter                                                             | Conditions | Тур | Guaranteed Limit | Unit |
|-------------------------------------|-----------------------------------------------------------------------|------------|-----|------------------|------|
| f <sub>MAX</sub>                    | Maximum Operating Frequency from Clock to Q or $\overline{Q}$         |            | 50  | 30               | MHz  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay Clock to Q or $\overline{Q}$                |            | 18  | 30               | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Preset or Clear to Q or $\overline{Q}$ |            | 18  | 30               | ns   |
| t <sub>REM</sub>                    | Minimum Removal Time, Preset or Clear to Clock                        |            | -   | 20               | ns   |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock                                      |            | -   | 20               | ns   |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                                       |            | -3  | 0                | ns   |
| t <sub>W</sub>                      | Minimum Pulse Width Clock, Preset or Clear                            |            | 8   | 16               | ns   |

# **MM74HCT74**

|                                     |                                                                                |                                | T <sub>A</sub> = 25°C |     | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |      |
|-------------------------------------|--------------------------------------------------------------------------------|--------------------------------|-----------------------|-----|---------------------------------------|------|
| Symbol                              | Parameter                                                                      | Conditions                     | Тур                   | Gua | aranteed Limits                       | Unit |
| f <sub>MAX</sub>                    | Maximum Operating Frequency                                                    |                                | _                     | 27  | 21                                    | MHz  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Clock to Q or $\overline{Q}$                    |                                | 21                    | 35  | 44                                    | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Preset or Clear to Q or $\overline{\mathbf{Q}}$ |                                | 21                    | 35  | 44                                    | ns   |
| t <sub>REM</sub>                    | Minimum Removal Time Preset or Clear to Clock                                  |                                | -                     | 20  | 25                                    | ns   |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock                                               |                                | -                     | 20  | 25                                    | ns   |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                                                |                                | -3                    | 0   | 0                                     | ns   |
| t <sub>W</sub>                      | Minimum Pulse Width Clock, Preset or Clear                                     |                                | 9                     | 16  | 20                                    | ns   |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Clock Input Rise and Fall Time                                         |                                | -                     | 500 | 500                                   | ns   |
| t <sub>THL</sub> , tTLH             | Maximum Output Rise and Fall Time                                              |                                | -                     | 15  | 19                                    | ns   |
| C <sub>PD</sub>                     | Power Dissipation Capacitance (Note 7)                                         | (per flip–fl <sub>IN</sub> op) | 10                    | -   | -                                     | pF   |
| C <sub>IN</sub>                     | Maximum Input Capacitance                                                      |                                | 5                     | 10  | 10                                    | pF   |

# AC CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, t<sub>r</sub> = t<sub>f</sub> = 6 ns (unless otherwise noted))

7.  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} V_{CC} f + I_{CC}$ .

# **ORDERING INFORMATION**

| Part Number   | Package                                          | Shipping <sup>†</sup>    |
|---------------|--------------------------------------------------|--------------------------|
| MM74HCT74M    | SOIC-14, Case 751A-03<br>(Pb-Free, Halide-Free)  | 55 Units / Tube          |
| MM74HCT74MX   | SOIC-14, Case 751A-03<br>(Pb-Free, Halide-Free)  | 2500 Units / Tape & Reel |
| MM74HCT74MTCX | TSSOP-14, Case 948G-01<br>(Pb-Free, Halide Free) | 2500 Units / Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# DUSEM

0.068

0.019

0.344

0.244



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **STYLES ON PAGE 2**

Electronic versions are uncontrolled except when accessed directly from the Document Repository. DOCUMENT NUMBER: 98ASB42565B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** SOIC-14 NB PAGE 1 OF 2 onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

### SOIC-14 CASE 751A-03 ISSUE L

# DATE 03 FEB 2016

| STYLE 1:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. ANODE/CATHODE<br>8. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. NO CONNECTION<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                                                                   | STYLE 3:<br>PIN 1. NO CONNECTION<br>2. ANODE<br>3. ANODE<br>4. NO CONNECTION<br>5. ANODE<br>6. NO CONNECTION<br>7. ANODE<br>8. ANODE<br>9. ANODE<br>10. NO CONNECTION<br>11. ANODE<br>12. ANODE<br>13. NO CONNECTION<br>14. COMMON CATHODE                        | STYLE 4:<br>PIN 1. NO CONNECTION<br>2. CATHODE<br>3. CATHODE<br>4. NO CONNECTION<br>5. CATHODE<br>6. NO CONNECTION<br>7. CATHODE<br>9. CATHODE<br>10. NO CONNECTION<br>11. CATHODE<br>12. CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. COMMON ANODE<br>8. COMMON CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 6:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE<br>4. CATHODE<br>5. CATHODE<br>6. CATHODE<br>7. CATHODE<br>8. ANODE<br>9. ANODE<br>10. ANODE<br>11. ANODE<br>12. ANODE<br>13. ANODE<br>14. ANODE | STYLE 7:<br>PIN 1. ANODE/CATHODE<br>2. COMMON ANODE<br>3. COMMON CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>7. ANODE/CATHODE<br>8. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. COMMON CATHODE<br>12. COMMON ANODE<br>13. ANODE/CATHODE<br>14. ANODE/CATHODE | STYLE 8:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. COMMON ANODE<br>8. COMMON ANODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. NO CONNECTION<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repositon<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                   | PAGE 2 OF 2 |  |  |
|                  |             |                                                                                                                                                                                   |             |  |  |

onsemi and ONSEMI: are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

# onsemi



| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                      | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                          | TSSOP-14 WB |                                                                                                                                                                                   | PAGE 1 OF 1 |  |  |  |
| onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular |             |                                                                                                                                                                                   |             |  |  |  |

purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative